Using Oblique Beam Patents (Class 438/525)
  • Publication number: 20040191931
    Abstract: An implanter provides two-dimensional scanning of a substrate relative to an implant beam so that the beam draws a raster of scan lines on the substrate. The beam current is measured at turnaround points off the substrate and the current value is used to control the subsequent fast scan speed so as to compensate for the effect of any variation in beam current on dose uniformity in the slow scan direction. The scanning may produce a raster of non-intersecting uniformly spaced parallel scan lines and the spacing between the lines is selected to ensure appropriate dose uniformity.
    Type: Application
    Filed: January 12, 2004
    Publication date: September 30, 2004
    Applicant: APPLIED MATERIALS INC.
    Inventors: Adrian Murrell, Bernard F. Harrison, Peter Ivor Tudor Edwards, Peter Kindersley, Craig Lowrie, Peter Michael Banks, Takao Sakase, Marvin Farley, Shu Satoh, Geoffrey Ryding
  • Patent number: 6797576
    Abstract: An IGFET (40 or 42) has a channel zone (64 or 84) situated in body material (50). Short-channel threshold voltage roll-off and punchthrough are alleviated by arranging for the net dopant concentration in the channel zone to longitudinally reach a local surface minimum at a location between the IGFET's source/drain zones (60 and 62 or 80 and 82) and by arranging for the net dopant concentration in the body material to reach a local subsurface maximum more than 0.1 &mgr;m deep into the body material but not more than 0.1 &mgr;m deep into the body material. The source/drain zones (140 and 142 or 160 and 162) of a p-channel IGFET (120 or 122) are provided with graded-junction characteristics to reduce junction capacitance, thereby increasing switching speed.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: September 28, 2004
    Assignee: National Semiconductor Corporation
    Inventors: Chih Sieh Teng, Constantin Bulucea, Chin-Miin Shyu, Fu-Cheng Wang, Prasad Chaparala
  • Publication number: 20040185644
    Abstract: A manufacturing apparatus of a semiconductor device is disclosed, which comprises an implantation source which applies particles or an electromagnetic wave into an implantation region of a semiconductor substrate in a &thgr; direction shifted by an angle &thgr; from a vertical direction of the semiconductor substrate, a first stencil mask disposed between the semiconductor substrate and the implantation source, the first stencil mask having a first opening corresponding in the &thgr; direction to the implantation region, and a second stencil mask disposed between the first stencil mask and the implantation source, the second stencil mask having a second opening corresponding in the &thgr; direction to the implantation region.
    Type: Application
    Filed: December 18, 2003
    Publication date: September 23, 2004
    Inventors: Takeshi Shibata, Hisanori Misawa
  • Patent number: 6787406
    Abstract: A method facilitates the doping of fins of a semiconductor device that includes a substrate. The method includes forming fin structures on the substrate, where each of the fin structures includes a cap formed on a fin. The method further includes performing a first tilt angle implant process to dope a first one of the fins with n-type impurities and performing a second tilt angle implant process to dope a second one of the fins with p-type impurities.
    Type: Grant
    Filed: August 12, 2003
    Date of Patent: September 7, 2004
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Wiley Eugene Hill, Shibly S. Ahmed, Haihong Wang, Bin Yu
  • Patent number: 6780694
    Abstract: A method of fabricating a semiconductor transistor device comprises the steps as follows. Provide a semiconductor substrate with a gate dielectric layer thereover and a lower gate electrode structure formed over the gate dielectric layer with the lower gate electrode structure having a lower gate top. Form a planarizing layer over the gate dielectric layer leaving the gate top of the lower gate electrode structure exposed. Form an upper gate structure over the lower gate electrode structure to form a T-shaped gate electrode with an exposed lower surface of the upper gate surface and exposed vertical sidewalls of the gate electrode. Remove the planarizing layer. Form source/drain extensions in the substrate protected from the short channel effect. Form sidewall spacers adjacent to the exposed lower surface of the upper gate and the exposed vertical sidewalls of the T-shaped gate electrode. Form source/drain regions in the substrate.
    Type: Grant
    Filed: January 8, 2003
    Date of Patent: August 24, 2004
    Assignee: International Business Machines Corporation
    Inventors: Bruce B. Doris, Omer H. Dokumaci, Jack A. Mandelman, Carl J. Radens
  • Patent number: 6780737
    Abstract: A method of manufacturing semiconductor devices with buried conductive lines is disclosed. The method uses an ion implantation process to form buried conductive lines under isolation regions such as shallow trench isolations. The buried conductive lines connect neighboring active regions and replace conventional contacts and lead lines connecting the active regions.
    Type: Grant
    Filed: December 19, 2002
    Date of Patent: August 24, 2004
    Assignee: Macronix International Co., Ltd.
    Inventor: Chao-Yang Chen
  • Patent number: 6773971
    Abstract: There is provided a method by which lightly doped drain (LDD) regions can be formed easily and at good yields in source/drain regions in thin film transistors possessing gate electrodes covered with an oxide covering. A lightly doped drain (LDD) region is formed by introducing an impurity into an island-shaped silicon film in a self-aligning manner, with a gate electrode serving as a mask. First, low-concentration impurity regions are formed in the island-shaped silicon film by using rotation-tilt ion implantation to effect ion doping from an oblique direction relative to the substrate. Low-concentration impurity regions are also formed below the gate electrode at this time. After that, an impurity at a high concentration is introduced normally to the substrate, so forming high-concentration impurity regions. In the above process, a low-concentration impurity region remains below the gate electrode and constitutes a lightly doped drain region.
    Type: Grant
    Filed: September 3, 1997
    Date of Patent: August 10, 2004
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Hongyong Zhang, Yasuhiko Takemura, Toshimitsu Konuma, Hideto Ohnuma, Naoaki Yamaguchi, Hideomi Suzawa, Hideki Uochi
  • Patent number: 6750123
    Abstract: A shielding layer 23 is selectively formed on a single crystal silicon layer, an active area 25 is formed in the single crystal silicon layer by using the shielding layer 23 as a mask and an impurity layer 26 is formed at the edges at the sides of the active area 25 by using the shielding layer 23 as a mask and implanting an impurity diagonally from above. As a result, since an impurity layer can be formed by implanting ions of the impurity at the edges at the sides of the active area even when the size of the active area is reduced to the absolute limit, the occurrence of the parasitic transistor phenomenon or the edge transistor phenomenon along the edges at the sides of the active area can be prevented.
    Type: Grant
    Filed: May 3, 2001
    Date of Patent: June 15, 2004
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Yasuaki Kawai
  • Publication number: 20040110351
    Abstract: A method of manufacturing a semiconductor device comprises implanting at an angle of about 20 to about 70 degrees a first halo dose of a dopant about a first portion of a perimeter of a source extension implant or a drain extension implant, wherein the first portion comprises a near channel region; and implanting at an angle of about 0 to about 20 degrees a second halo dose of the dopant about a second portion of the perimeter of the source extension implant or the drain extension implant, wherein the second portion is substantially free of the first portion, and wherein the angles are measured with respect to a vertical axis through the semiconductor device.
    Type: Application
    Filed: December 5, 2002
    Publication date: June 10, 2004
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Shreesh Narasimha
  • Publication number: 20040097059
    Abstract: Disclosed is a method of manufacturing a semiconductor device. An atomic dopant having a large atomic weight and made of monoatomic is implanted to form an ion implantation layer, instead of using a dopant of a small atomic weight such as B or a molecular ion such as a BF2 which has been usually employed, in case that the ion implantation layer is formed in order to control the threshold voltage of the semiconductor device. Therefore, in an annealing process for mitigating damage caused by ion implantation, it is possible to prohibit by maximum generation of a TED (transient enhanced diffusion) phenomenon of a dopant and prevent degradation of the film quality due to outgasing.
    Type: Application
    Filed: July 11, 2003
    Publication date: May 20, 2004
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Noh Yeal Kwak
  • Publication number: 20040087120
    Abstract: A method of forming the active regions of field effect transistors is proposed. According to the proposed method, shallow implanting profiles for both the halo structures and the source and drain regions can be obtained by carrying out a two-step damaging and amorphizing implantation process. During a first step, the substrate is damaged during a first light ion implantation step and subsequently substantially fully amorphized during a second heavy ion implantation step.
    Type: Application
    Filed: May 19, 2003
    Publication date: May 6, 2004
    Inventors: Thomas Feudel, Manfred Horstmann, Rolf Stephan
  • Publication number: 20040087094
    Abstract: An insulated gate field effect transistor having differentially doped source-side and drain-side halo regions and a method for manufacturing the transistor. A gate structure is formed on a major surface of a semiconductor substrate. A source-side halo region is proximal the source extension region and a drain-side halo region is proximal the drain extension region, where the drain-side halo region has a higher dopant concentration than the source-side halo region. A source extension region and a drain extension region are formed in a semiconductor material. The source extension region extends under a gate structure, whereas the drain extension region may extend under the gate structure or be laterally spaced apart from the gate structure or be aligned to the gate side adjacent the drain region. A source region is adjacent the source extension region and a drain region is adjacent the drain extension region.
    Type: Application
    Filed: October 30, 2002
    Publication date: May 6, 2004
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Derick Wristers, Chad Weintraub, James F. Buller, Jon Cheek
  • Patent number: 6723649
    Abstract: A method of fabricating a semiconductor memory device, particularly a mask ROM. A sacrificial oxide layer is formed on a silicon substrate and then a photoresist layer is formed on the sacrificial oxide layer. The photoresist layer is patterned to form a plurality of openings where bit lines are to extend respectively. Taking the patterned photoresist layer as a mask, arsenic ions are implanted into the silicon substrate through the openings and then boron ions are implanted into the silicon substrate through the openings. The implantation depth of boron ions are deeper than arsenic ions. The photoresist layer and the sacrificial oxide layer are removed after implantation. A gate oxide and a field oxide are grown simultaneously on the non-implanted and the implanted regions of the semiconductor layers respectively and a gate conductive layer is deposited on the silicon substrate.
    Type: Grant
    Filed: May 31, 2002
    Date of Patent: April 20, 2004
    Assignee: Macronix International Co.
    Inventors: Tsai-Fu Chang, Shih-Lin Chu, Ching-Pen Yeh
  • Patent number: 6723623
    Abstract: The invention includes methods of forming implant regions between and/or under transistor gates. In one aspect, a pair of transistor gates is partially formed, and a layer of conductive material is left extending between the transistor gates. A dopent is implanted through the conductive material to form at least one implant region between and/or beneath the partially formed transistor gates, and subsequently the conductive material is removed from between the gates. The gates can be incorporated into various semiconductor assemblies, including, for example, DRAM assemblies.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: April 20, 2004
    Assignee: Micron Technology, Inc.
    Inventor: Phong N. Nguyen
  • Patent number: 6709908
    Abstract: Certain embodiments relate to methods for making a semiconductor device that inhibit the formation of a parasitic device. A method for making a semiconductor device includes a delimiting step and a dopant implantation step. The delimiting step partially oxidizes a single-crystal silicon layer provided on a semiconductor substrate 11 with an insulating layer therebetween to form a plurality of isolated single-crystal-silicon-layer segments 13a delimited by the insulating layer 16. In the implantation step, dopant ions 18 are implanted into the single-crystal-silicon-layer segments 13a to activate the single-crystal-silicon-layer segments 13a. In this implantation step, the dopant is implanted into the single-crystal-silicon-layer segments 13a by an implantation energy which is set so that the position of the maximum of the dopant concentration lies at bottom edges Ea and Eb of each single-crystal-silicon-layer segment 13a.
    Type: Grant
    Filed: February 23, 2001
    Date of Patent: March 23, 2004
    Assignee: Seiko Epson Corporation
    Inventors: Yoko Sato, Akihiko Ebina
  • Publication number: 20040053482
    Abstract: When an opening diameter of a top end of a substantially column-shaped contact hole is S1, an opening diameter of a top end of a substantially column-shaped contact hole is T1, and a thickness of a silicon insulating layer is h, then contact holes are formed so as to satisfy the following conditional expression 1. T1/h<tan &thgr;1<S1/h (expression 1). With this formation method, a manufacturing method of a semiconductor device can be provided which does not need covering processing using a photolithography technique when impurity regions of different conductivity types are formed using contact holes.
    Type: Application
    Filed: January 24, 2003
    Publication date: March 18, 2004
    Applicant: MITSUBISHI DENKI KABUSHIKI KAISHA
    Inventors: Eiji Hasunuma, Akira Matsumura
  • Patent number: 6706582
    Abstract: An impurity ion of a polarity opposite to that of an impurity ion forming an n-type diffusion layer is implanted into a lower portion of the n-type diffusion region in a region, in which n-channel type MISFET is to be formed, vertically with respect to a main surface of a semiconductor to form a first p-type pocket layer. Subsequently, an impurity of a p conduction type is implanted into a region between the n-type diffusion region and the first p-type pocket layer obliquely relative to the main surface of the semiconductor substrate to form a second p-type pocket layer. In this arrangement, the concentration of the impurity ion forming the second p-type pocket layer is made higher than the concentration of the impurity ion used to form the first p-type pocket layer.
    Type: Grant
    Filed: May 17, 2002
    Date of Patent: March 16, 2004
    Assignee: Renesas Technology Corporation
    Inventors: Youhei Yanagida, Katsuhiko Ichinose, Tomohiro Saito, Shinichiro Mitani
  • Patent number: 6708312
    Abstract: A method for multi-threshold voltage CMOS process optimization. The method includes the steps of: providing a semiconductor substrate with a plurality of devices of different threshold voltages; establishing a plurality of types of timing models for a timing calculation; obtaining a static timing analysis report through the timing calculation; defining a large and a small setup time margin as a Tl and a Ts; changing the devices whose setup time margins are less than Ts to low threshold devices; changing the devices whose setup time margins are greater than Tl to high threshold devices; checking a setup time of each device; changing the devices whose setup time margin does not meet the enhanced static timing analysis report; performing a first pocket implant process for the normal threshold devices; performing a second pocket implant process for the low threshold devices and performing a third pocket implant process for the high threshold devices.
    Type: Grant
    Filed: August 22, 2002
    Date of Patent: March 16, 2004
    Assignee: Silicon Integrated Systems Corp.
    Inventors: Ming-Mao Chiang, Ching-Chang Shih, Chin-Cho Tsai, Tien-Yueh Liu, Kuo-Chung Huang
  • Patent number: 6703291
    Abstract: The wet etch stage of the salicide process normally used to fabricate polysilicon and silicon-based semiconductor transistors may not be appropriate for germanium-based transistors because the wet etch chemicals at such temperatures will dissolve the germanium leaving no source, gate, or drain for the transistor. In embodiments of the invention, nickel is blanket deposited over the source, drain, and gate regions of the germanium-based transistor, annealed to cause the nickel to react with the germanium, and wet etched to remove un-reacted nickel from dielectric regions (e.g., shallow trench isolation (STI) regions) but leave NiGe in the source, gate, and drain regions. The wet etch is a mild oxidizing solution at room temperature.
    Type: Grant
    Filed: December 17, 2002
    Date of Patent: March 9, 2004
    Assignee: Intel Corporation
    Inventors: Boyan Boyanov, Steven Keating, Anand Murthy
  • Publication number: 20040041177
    Abstract: An impurity having a conductivity type same as that contained in a source-and-drain region is implanted to an exposed surface of a gate electrode along a direction inclined to the surface of said semiconductor substrate, while using over-etched sidewalls as a mask, where the gate electrode is implanted both at the top surface and the upper portion of one side face thereof, whereas one of the source-and-drain regions is implanted with the impurity in an amount possibly attained by a single implantation, but the other portion is not implanted or only slightly implanted to a less affective degree.
    Type: Application
    Filed: August 27, 2003
    Publication date: March 4, 2004
    Applicant: FUJITSU LIMITED
    Inventors: Shigeo Satoh, Masataka Kase
  • Publication number: 20040043572
    Abstract: An ion implantation method is disclosed which can suppress point defects in a crystal semiconductor material that can arise from ion implantation in a semiconductor device manufacturing process. According to an embodiment, in a semiconductor device manufacturing process, in the place of an ion implantation step of a heavy ion, such as indium (In), in which the channeling phenomenon does not substantially occur in the formation of a pocket diffusion layer region, such a heavy ion can be implanted so that an implant angle (3) becomes 50°±6° with respect to an exposed Si (100) face of an Si (100) substrate (2). Then, implanted ions can be activation with a thermal treatment step to form a pocket diffusion layer region.
    Type: Application
    Filed: August 20, 2003
    Publication date: March 4, 2004
    Inventors: Naoharu Nishio, Hiroshi Kitajima, Tomoko Matsuda
  • Publication number: 20040043587
    Abstract: Ion implantation may be used to break up a dielectric layer that forms during the fabrication of a memory array. More specifically, during the fabrication of wordline stacks, a nitride layer may form between the polysilicon layer and the conductive metal layers above the polysilicon layer. While the nitride layer may be desirable during the fabrication process, it may inhibit electrical conductivity between the polysilicon layer and the conductive metal layers. A two step etch process may be implemented wherein the wordline stacks are etched into the polysilicon layer in the first etch and etched down to the substrate during the second etch. An angled implant may be used to break up the nitride layer between the first etch and the second etch.
    Type: Application
    Filed: August 15, 2003
    Publication date: March 4, 2004
    Inventor: Brian F. Lawlor
  • Patent number: 6696341
    Abstract: A semiconductor device having an ESD protection element with an improved ESD resistance is obtainable even if it is formed on the same substrate together with an internal circuit. An SiGe-P well region (3) mainly composed of SiGe having a smaller breakdown field than Si, is formed in the upper portion of a P type Si substrate (1). A drain region (4) and a source region (5) are selectively formed in the surface of the SiGe-P well region (3), and therefore, the boundary between the SiGe-P well region (3) and the drain and source regions (4), (5) defines a PN junction. This results in an MOS transistor for protection comprising the SiGe-P well region (3), the drain region (4), the source region (5), a gate oxide film (6), and a gate polysilicon layer (7).
    Type: Grant
    Filed: September 22, 2000
    Date of Patent: February 24, 2004
    Assignee: Renesas Technology Corp.
    Inventor: Kenichiro Sonoda
  • Patent number: 6693012
    Abstract: A process for the fabrication of an integrated circuit which provides a FET device having reduced GIDL current is described. A semiconductor substrate is provided wherein active regions are separated by an isolation region, and a gate oxide layer is form on the active regions. Gate electrodes are formed upon the gate oxide layer in the active regions. An angled, high dose, ion implant is performed to selectively dope the gate oxide layer beneath an edge of each gate electrode in a gate-drain overlap region, and the fabrication of the integrated circuit is completed.
    Type: Grant
    Filed: December 27, 2001
    Date of Patent: February 17, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Chandra V. Mouli, Ceredig Roberts
  • Publication number: 20040029050
    Abstract: A silicon substrate is coated with one or more layers of resist. First and second circuit patterns are exposed in sequence, where the second pattern crosses the first pattern. The patterned resist layers are developed to open holes which extend down to the substrate only where the patterns cross over each other. These holes provide a mask suitable for implanting single phosphorous ions in the substrate, for a solid state quantum computer. Further development of the resist layers provides a mask for the deposition of nanoelectronic circuits, such as single electron transistors, aligned to the phosphorous ions.
    Type: Application
    Filed: August 27, 2003
    Publication date: February 12, 2004
    Inventors: Rolf Brenner, Tilo Marcus Buehler, Robert Graham Clark, Andrew Steven Dzurak, Alexander Rudolf Hamilton, Nancy Ellen Lumpkin, Rita Paytricia McKinnon
  • Patent number: 6686233
    Abstract: The invention relates to a method for forming a high voltage NMOS transistor together with a low voltage NMOS transistor and a low voltage PMOS transistor, respectively, in an n-well CMOS process by adding solely two additional process steps to a conventional CMOS process: (i) a masking step, and (ii) an ion implantation step for forming a doped channel region for the high voltage MOS transistor in the substrate self-aligned to the edge of the high voltage MOS transistor gate region. The ion implantation is performed through the mask in a direction, which is inclined at an angle to the normal of the substrate surface, to thereby create the doped channel region partly underneath the gate region of the high voltage MOS transistor.
    Type: Grant
    Filed: November 2, 2001
    Date of Patent: February 3, 2004
    Assignee: Telefonaktiebolaget LM Ericsson
    Inventors: Anders Söderbärg, Peter Olofsson, Andrej Litwin
  • Publication number: 20040014303
    Abstract: A method for forming a plurality of MOSFETs wherein each one of the MOSFET has a unique predetermined threshold voltage. A doped well or tub is formed for each MOSFET. A patterned mask is then used to form a material line proximate each semiconductor well, wherein the width of the line is dependent upon the desired threshold voltage for the MOSFET. A tilted ion implantation is performed at an acute angle with respect to the substrate surface such that the ion beam passes through the material line. Thicker lines have a lower transmission coefficient for the ion beam and thus the intensity of the ion beam reaching the adjacent semiconductor well is reduced. By appropriate selection of the line width the dopant density in the well, and thus the final MOSFET threshold voltage, is controllable.
    Type: Application
    Filed: July 14, 2003
    Publication date: January 22, 2004
    Inventors: Paul Arthur Layman, Samir Chaudhry
  • Patent number: 6677211
    Abstract: A method for eliminating polysilicon residue is provided by converting the polysilicon residue into silicon nitride in two steps. A tilted ion implantation step is performed to implant nitrogen ions into the polysilicon residue to rich nitrogen containing of the polysilicon residue. A nitrogen anneal step is subsequently performed to completely convert the rich nitrogen containing polysilicon residue into silicon nitride that can eliminate the conductivity of the polysilicon residue and prevent conventional oxygen encroachment occurring.
    Type: Grant
    Filed: January 14, 2002
    Date of Patent: January 13, 2004
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun-Lien Su, Chun-Chi Wang, Ming-Shang Chen
  • Patent number: 6673685
    Abstract: A process for economical and efficient fabrication of gate electrodes no larger than 50 nm, which is beyond the limit of exposure, is characterized by gate-electrode trimming and mask trimming with high resist selectivity which are performed in combination. The process is also preferably characterized by performing trimming and drying cleaning in a vacuum environment and may also include steps of inspecting dimensions and contamination in a vacuum environment.
    Type: Grant
    Filed: February 27, 2002
    Date of Patent: January 6, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Masahito Mori, Naoshi Itabashi, Masaru Izawa
  • Publication number: 20040002203
    Abstract: A method of forming a structure having sub-lithographic dimensions is provided. The method includes: forming a chamfered mandrel on a substrate, the mandrel having an angled surface; and performing an angled ion implantation to obtain an implanted shadow region in the substrate, the implanted shadow mask having at least one sub-lithographic dimension.
    Type: Application
    Filed: July 1, 2002
    Publication date: January 1, 2004
    Applicant: International Business Machines Corporation
    Inventors: Sadanand V. Deshpande, Toshiharu Furukawa, David V. Horak, Wesley C. Natzle, Akihisa Sekiguchi, Len Y. Tsou, Qingyun Yang
  • Patent number: 6660586
    Abstract: A process for manufacturing a semiconductor device includes the following steps applied to a semiconductor substrate having, on its main surface, a plurality of separation oxide films, formed in stripes parallel to each other, and gate oxide films formed in the regions placed between separation oxide films, wherein pieces of a polysilicon layer are formed so as to extend from areas above gate oxide films to areas above portions of separation oxide films on both sides of the gate oxide films and wherein a first resist is formed so as to cover the top surfaces of polysilicon layer: the injection step of injecting an impurity into polysilicon layer above separation oxide films; and the thermal diffusion step of carrying out a heat processing so that the injected impurity diffuses to the regions above gate oxide films within polysilicon layer.
    Type: Grant
    Filed: March 13, 2002
    Date of Patent: December 9, 2003
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Ippei Shimizu, Satoshi Shimizu, Tadashi Omae
  • Patent number: 6624035
    Abstract: The present invention is directed to a method of forming halo implants in a semiconductor device. In one illustrative embodiment, the method comprises forming a gate electrode above a surface of a semiconducting substrate, and forming a hard mask layer above the gate electrode and the substrate. The method further comprises patterning the hard mask layer to define an opening in the hard mask layer, and performing an angled implantation process through the opening in the hard mask to introduce dopant atoms into the substrate under at least a portion of the gate electrode.
    Type: Grant
    Filed: March 13, 2000
    Date of Patent: September 23, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Scott D. Luning, David Donggang Wu, Massud Aminpur
  • Patent number: 6620692
    Abstract: A transistor (50) comprising a gate conductor (68) and a gate insulator (66) separating the gate conductor from a semiconductor material (64) having a first conductivity type. The transistor further comprises a drain region (782) having the first conductivity type. The transistor further comprises an angular implanted region (70) having a second conductivity type complementary of the first conductivity type and having an angular implanted region edge (70a) underlying the gate conductor, and the transistor includes a source region (781) formed at least in part within the angular implanted region. Finally, a transistor channel (74) is defined between an edge (71a) of the source region proximate the gate conductor and the angular implanted region edge (70a) underlying the gate conductor.
    Type: Grant
    Filed: April 26, 2002
    Date of Patent: September 16, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: David B. Scott, Dan M. Mosher
  • Patent number: 6620679
    Abstract: A high performance 1T RAM cell in a system-on-a-chip is formed using an asymmetric LDD structure that improves pass gate performance and storage node junction leakage. The asymmetric LDD structure is formed using selective ion implantation of the core and I/O LDDs. The node junctions are both pocket implant-free and source/drain implant-free. Further, silicide formation is avoided within the storage node junctions by forming nearly merged sidewall spacers within the node junctions and by forming optional blocking portions over the nearly merged sidewall spacers.
    Type: Grant
    Filed: August 20, 2002
    Date of Patent: September 16, 2003
    Assignee: Taiwan Semiconductor Manufacturing Company
    Inventors: Kuo-Chyuan Tzeng, Chen-Jong Wang, Dennis J. Sinitsky
  • Patent number: 6613635
    Abstract: Threshold voltage fluctuation in upper corner portions of a trench isolation is inhibited by rounding upper corner portions of the trench by thermal oxidation, introducing a first impurity into both upper corner portions of the trench and heat-treating the semiconductor substrate. Embodiments include increasing the threshold voltage in the upper corner portion of the trench in an n-channel transistor, previously increased by rounding oxidation, and introducing a p-type impurity, thereby canceling the threshold voltage reduction resulting from diffusion of the impurity during heat-treating the semiconductor substrate. In a p-channel transistor, the threshold voltage in the upper corner portion of the trench is increased by rounding oxidation thereby canceling the threshold voltage reduction resulting from introduction of the p-type first impurity into both upper corner portions of the trench.
    Type: Grant
    Filed: December 17, 2001
    Date of Patent: September 2, 2003
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Masahiro Oda, Kazuhiro Sasada
  • Publication number: 20030162374
    Abstract: A method of ion implantation is provided. The method comprising: providing a substrate; forming a masking image having a sidewall on the substrate; forming a blocking layer on the substrate and on the masking image; and performing a retrograde ion implant through the blocking layer into the substrate, wherein the blocking layer substantially blocks ions scattered at the sidewall of the masking layer.
    Type: Application
    Filed: February 26, 2002
    Publication date: August 28, 2003
    Applicant: International Business Machines Corporation
    Inventors: Jeffrey S. Brown, Bryant C. Colwill, Terence B. Hook, Dennis Hoyniak
  • Publication number: 20030143812
    Abstract: In a process of fabricating a narrow channel width PMOSFET device, the improvement of affecting reduction of negative bias temperature instability by use of F2 side wall implantation, comprising:
    Type: Application
    Filed: January 31, 2002
    Publication date: July 31, 2003
    Applicant: Infineon Technologies North America Corp.
    Inventor: Chuan Lin
  • Patent number: 6600191
    Abstract: A method for interconnecting bit contacts and digit lines of a semiconductor device. A mask, through which portions of sidewall spacers of the digit lines located proximate the bit contacts are exposed, is positioned over the digit lines. Dopant is directed toward the semiconductor device at a nonperpendicular angle to a plane of the semiconductor device so as to dope portions of the sidewall spacers on one side of each of the digit lines while sidewall spacers opposed thereto and adjacent bit contacts are shielded from the dopant. Doped regions of the sidewall spacers may be removed with selectivity over undoped regions thereof to expose connect regions of each conductive element of each digit line. A conductive strap may then be formed to electrically link each connect region to its corresponding bit contact. Semiconductor devices including the conductive straps are also disclosed.
    Type: Grant
    Filed: May 2, 2002
    Date of Patent: July 29, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Tyler A. Lowrey, Shubneesh Batra
  • Patent number: 6596594
    Abstract: Within a method for fabricating a field effect transistor (FET) device there is provided a series of ion implant methods which provide the field effect transistor (FET) device with both: (1) a source region asymmetrically doped with respect to a drain region; and (2) an asymmetrically doped channel region. The field effect transistor (FET) device is fabricated with enhanced performance.
    Type: Grant
    Filed: February 22, 2002
    Date of Patent: July 22, 2003
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd
    Inventor: Jyh-Chyurn Guo
  • Patent number: 6589847
    Abstract: The present invention is directed to a method of forming halo implant regions in a semiconductor device. In one illustrative embodiment, the method comprises forming a gate electrode above a semiconducting substrate, the substrate being doped with a first type of dopant material, and forming halo implant regions in the substrate adjacent the gate electrode by performing at least the following steps: performing a first angled implant process using a dopant material that is of a type opposite to the first type of dopant material and performing a second angled implant using a dopant material that is of the same type as the first type of dopant material. The method concludes with performing at least one additional implantation process to further form source/drain regions for the device.
    Type: Grant
    Filed: August 3, 2000
    Date of Patent: July 8, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Daniel Kadosh, Scott D. Luning, Derick J. Wristers
  • Patent number: 6586294
    Abstract: A method for processing dual threshold nMOSFETs and pMOSFETs requiring only one additional masking and implantation operation over single threshold MOSFETs is disclosed. The additional mask and implant operation both enhances the threshold voltage doping of one type of FET and compensates the threshold voltage doping of another type of FET. Where a first threshold voltage implant sets the threshold voltage for an NMOS device to a low threshold voltage, and a second threshold voltage implant sets the threshold voltage for a PMOS device to a high threshold voltage, a third implant may both enhance a NMOS device threshold implant to set the threshold voltage high while compensating a PMOS device threshold implant to set the threshold voltage low.
    Type: Grant
    Filed: January 2, 2002
    Date of Patent: July 1, 2003
    Assignee: Intel Corporation
    Inventors: Ian R. Post, Kaizad Mistry
  • Patent number: 6583010
    Abstract: A trench field-effect transistor with a self-aligned source. At least a portion of the source implantation dose (604) is implanted underneath the gate (610) of a trench transistor by implanting an a non-orthogonal angle to the sidewall (608) of the trench. In one embodiment, a slow diffuser, such as arsenic, is implanted to minimize the post-implant diffusion. The resulting structure ensures gate-source overlap, and a consistent, small, gate-source capacitance with a lower thermal budget for the resultant device. The narrow depth of the source, in conjunction with its unique L-shape, improves device ruggedness because the source doping does not compensate the heavy body doping as much as with conventional devices. In one embodiment, the substrate is rotated 90 degrees within the implanter to implant both sidewalls of a trench.
    Type: Grant
    Filed: April 20, 2001
    Date of Patent: June 24, 2003
    Assignee: Fairchild Semiconductor Corporation
    Inventor: Brian Sze-Ki Mo
  • Patent number: 6579770
    Abstract: A transistor (30) and method for forming a transistor using an edge blocking material (24) is disclosed herein. The edge blocking material (24) may be located adjacent a gate (22) or disposable gate or may be part of a disposable gate. During an angled pocket implant, the edge blocking material (24) blocks some dopant from entering the semiconductor body (10) and the dopant (18) placed under the edge blocking material is located at a given distance below the surface of the semiconductor body (10).
    Type: Grant
    Filed: July 5, 2001
    Date of Patent: June 17, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Mark S. Rodder, Mahalingam Nandakumar
  • Publication number: 20030096484
    Abstract: A method of fabricating a MOS transistor having shallow source/drain junction regions is provided. A diffusion source layer is formed on a semiconductor substrate on which gate patterns are formed. Same type or different type of impurities are implanted into the diffusion source layer several times in different directions. As a result, dislocation does not occur and the impurity concentration of the diffusion source layer can be nonuniformly controlled so that damage to the crystal structure of the semiconductor substrate does not occur. Also, the impurities nonuniformly contained in the diffusion source layer are diffused into the semiconductor substrate by a solid phase diffusion method to form shallow source/drain junction regions having LDD regions and highly doped source/drain regions by a self-alignment method.
    Type: Application
    Filed: April 5, 2002
    Publication date: May 22, 2003
    Inventors: Seong-Jae Lee, Won-Ju Cho, Kyoung-Wan Park
  • Patent number: 6566204
    Abstract: To furnish an IGFET (120 or 122) with an asymmetrically doped channel zone (144 or 164), a mask (212) is provided over a semiconductor body and an overlying electrically insulated gate electrode (148P or 168P). Ions of a semiconductor dopant species are directed toward an opening (213) in the mask from two different angular orientations along paths that originate laterally beyond opposite respective opening-defined sides of the mask. The location and shape of the opening are controlled so that largely only ions impinging from one of the angular orientations enter the intended location for the channel zone. Ions impinging from the other angular orientation are shadowed by the mask from entering the channel zone location. Although the ions impinging from this other angular orientation do not significantly dope the channel zone location, they normally enter the semiconductor body elsewhere, e.g., the intended location for the channel zone of another IGFET.
    Type: Grant
    Filed: March 31, 2000
    Date of Patent: May 20, 2003
    Assignee: National Semiconductor Corporation
    Inventors: Fu-Cheng Wang, Constantin Bulucea
  • Patent number: 6566203
    Abstract: A method for preventing electron secondary injection in a pocket implantation process performed on a nitride read only memory (NROM). The NROM has an oxide-nitride-oxide (ONO) layer formed on a silicon substrate. A plurality of bit line masks, arranged in a column, is formed on the surface of the ONO layer. A plurality of N type bit lines is formed in a region of the substrate not covered by the bit line masks. The method starts by performing a pocket implantation process of Indium ions with low energy, high dosage and using an angle nearly parallel to the ONO layer, so as to prevent electron secondary injection. Also, a plurality of P-type ultra-shallow junctions is formed in the region of the substrate not covered by the bit line masks.
    Type: Grant
    Filed: August 22, 2001
    Date of Patent: May 20, 2003
    Assignee: Macronix International Co. Ltd.
    Inventors: Kent Kuohua Chang, Samuel Cheng-Sheng Pan
  • Patent number: 6551910
    Abstract: In a method of manufacturing a solid-state image pickup device having a virtual gate structure, in a process of forming a profile of a sensor portion, when ion implantation to form a p+ type layer at a substrate surface side is carried out while the ion implantation direction is tilted with respect to the substrate surface, the ion implantation is divisively carried out at plural times and from multiple ion implantation directions so that the total dose amount is matched, whereby impurities can be implanted into any area of the sensor portion and thus no impurities-unformed area occurs.
    Type: Grant
    Filed: April 18, 2001
    Date of Patent: April 22, 2003
    Assignee: Sony Corporation
    Inventor: Masanori Ohashi
  • Patent number: 6518122
    Abstract: A new method of fabricating and programming and erasing a Flash EEPROM memory cell is achieved. A semiconductor substrate is provided. A tunneling oxide layer is formed overlying said semiconductor substrate. A first polysilicon layer is deposited overlying the tunneling oxide layer. An interpoly oxide layer is deposited overlying the first polysilicon layer. A second polysilicon layer is deposited overlying the interpoly oxide layer. The second polysilicon layer, the interpoly oxide layer, the first polysilicon layer, and the tunneling oxide layer are patterned to form control gates and floating gates for planned Flash EEPROM memory cells. Ions are implanted to form drain junctions for planned Flash EEPROM memory cells in the semiconductor substrate where the drain junctions are shallow and abrupt. Ions are implanted to form angled pocket junctions adjacent to the drain junctions.
    Type: Grant
    Filed: December 17, 1999
    Date of Patent: February 11, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Tze Ho Simon Chan, Yung-Tao Lin
  • Patent number: 6518135
    Abstract: A method for forming a localized halo implant region, comprises: implanting a first dosage of ions of a first type toward a surface of a substrate having a gate electrode formed thereon, so as to form a lightly doped region adjacent to the gate electrode; forming a disposable spacer on a sidewall of the gate electrode; forming an elevated source/drain structure adjacent to the disposable spacer; implanting a second dosage of ions of the first type toward the surface of the substrate so as to form a heavily doped region adjacent to the disposable spacer; removing the disposable spacer; and tilt-angle implanting at least one dosage of ions of a second type toward a gap created by the disposable spacer having been removed so as to form a localized halo implant region in the substrate, preferably by utilizing shadow effects of the gate electrode and the elevated source/drain structure.
    Type: Grant
    Filed: September 24, 2001
    Date of Patent: February 11, 2003
    Assignee: Integrated Device Technology, Inc.
    Inventor: Jae-Gyung Ahn
  • Patent number: 6509248
    Abstract: The present invention relates to the formation of multiple gettering structures within a semiconductive substrate by ion implantation through recesses in the semiconductive substrate. A preferred embodiment of the present invention includes forming the recesses by using a reactive anisotropic etching medium, followed by implanting a gettering material. The gettering material is implanted by changing the gettering material for the reactive anisotropic etching medium. An advantage of the method of the present invention is that gettering structures are formed without the cost of an extra masking procedure and without the expense of MeV implantation equipment and procedures. As a result, metallic contaminants will not move as freely through the semiconductive substrate in the region of an active area proximal to the gettering structures.
    Type: Grant
    Filed: July 31, 2000
    Date of Patent: January 21, 2003
    Assignee: Micron Technology, Inc.
    Inventor: Fernando González