Patents Assigned to Agere Systems
  • Patent number: 7657799
    Abstract: Disclosed is a system and method for testing a dual mode interface. The dual mode interface includes a first strobe circuit and a second strobe circuit configured to be inoperable during a first operational mode of the interface and operable during a second operational mode of the interface. The dual mode interface also includes a first data circuit and a second data circuit configured to be operable during the first operational mode and the second operational mode. The dual mode interface also includes a signal line connecting an output of the second strobe circuit with an input of the first strobe circuit and a switch element configured to activate said signal line in response to receipt of a test signal.
    Type: Grant
    Filed: May 4, 2006
    Date of Patent: February 2, 2010
    Assignee: Agere Systems, Inc.
    Inventors: Yasser Ahmed, Robert Joseph Kapuschinsky, Ashok Khandelwal, Samuel Khoo, Lane A. Smith
  • Patent number: 7653154
    Abstract: A method and apparatus are disclosed for improving the maximum data rate of reduced-state Viterbi detectors with local feedback. The maximum data rate that may be achieved by the disclosed reduced-state Viterbi detectors is improved by precomputing a number of candidate intersymbol interference estimates and performing pipelined selection of an appropriate intersymbol interference estimate. A reduced-state Viterbi detector is thus disclosed that precomputes intersymbol interference estimates for speculative sequences of one or more channel symbols; selects one of said precomputed intersymbol interference estimates based on at least one decision from at least one corresponding state using at least two pipeline registers; and selects a path having a best path metric for a given state. In an alternative implementation, intersymbol interference estimate-free signal estimates are selected among precomputed ones.
    Type: Grant
    Filed: May 25, 2004
    Date of Patent: January 26, 2010
    Assignee: Agere Systems Inc.
    Inventor: Erich Franz Haratsch
  • Patent number: 7653868
    Abstract: A method and apparatus are disclosed for improving the maximum data rate of reduced-state Viterbi detectors with local feedback. The maximum data rate that may be achieved by the disclosed reduced state Viterbi detectors is improved by precomputing a number of candidate branch metrics and performing pipelined selection of an appropriate branch metric. A reduced state Viterbi detector is thus disclosed that precomputes branch metrics for speculative sequences of one or more channel symbols; selects one of said precomputed branch metrics based on at least one decision from at least one corresponding state using at least two pipeline registers; and selects a path having a best path metric for a given state.
    Type: Grant
    Filed: April 11, 2008
    Date of Patent: January 26, 2010
    Assignee: Agere Systems Inc.
    Inventor: Erich Franz Haratsch
  • Patent number: 7653783
    Abstract: In one embodiment, an apparatus for reading from a physical storage-device array including a plurality of storage devices. The physical storage-device array has a plurality of sector levels, each sector level containing one sector on each storage device in the array at corresponding addresses on across the storage devices. The apparatus includes: (1) a memory adapted to store two or more profiles, each profile defining (i) a virtual array associated with a selected set of the storage devices and (ii) one or more parameters used for accessing information from the virtual array; (2) a buffer (i) having a first portion and a second portion and (ii) coupled to receive data from the storage devices; and (3) a state machine (i) coupled to the buffer and the memory and (ii) adapted to generate two or more successive pairs of instructions.
    Type: Grant
    Filed: October 6, 2006
    Date of Patent: January 26, 2010
    Assignee: Agere Systems Inc.
    Inventors: Richard J. Byrne, Eu Gene Goh, Silvester Tjandra
  • Publication number: 20100017569
    Abstract: A PCB having fewer off-chip memories than chips, a MCM, and a method of accessing an off-chip shared memory space. In one embodiment, the method includes: (1) generating a memory request at a first chip of the printed circuit board, (2) transforming the memory request to a shared memory request and (3) directing the shared memory request to an off-chip shared memory space indirectly coupled to the first chip via a second chip of the printed circuit board.
    Type: Application
    Filed: July 16, 2008
    Publication date: January 21, 2010
    Applicant: Agere Systems Inc.
    Inventors: Michael S. Buonpane, James D. Chlipala, Richard P. Martin, Richard Muscavage, Eric Wilcox
  • Patent number: 7649933
    Abstract: Methods and apparatus are provided for determining a position of an offset latch employed for decision-feedback equalization. The position of an offset latch is determined by obtaining a plurality of samples of a data eye associated with a signal, the data eye comprised of a plurality of trajectories for transitions out of a given binary state; determining an amplitude of at least two of the trajectories based on the samples; and determining a position of an offset latch based on the determined amplitudes. The initial position of the offset latch can be placed, for example, approximately in the middle of the determined amplitudes for at least two of the trajectories. The initial position of the offset latch can be optionally skewed by a predefined amount to improve the noise margin.
    Type: Grant
    Filed: April 28, 2006
    Date of Patent: January 19, 2010
    Assignee: Agere Systems Inc.
    Inventors: Christopher J. Abel, Mohammad S. Mobin, Gregory W. Sheets, Vladimir Sindalovsky, Lane A. Smith
  • Patent number: 7650545
    Abstract: Signals sent from one system-on-chip core become switched to a reconfigurable logic core (RLC) for observation and, perhaps, replacement with another signal. A first signal line couples together a plurality of cores. A switch, disposed between the first signal line and an input signal line of the RLC, selectively controls whether the signal gets sent to the RLC. A multiplexer, having the first signal line and an output signal line of the RLC as inputs, selectively controls whether the signal or a replacement signal becomes conveyed to another core of the system-on-chip. Observation and control configuration memory bits act as inputs in the selective control of the switch and the multiplexer. Other embodiments teach shared RLC input signal lines amongst multiple cores. The RLC may contain an inverter, a test circuit, a logic analyzer or other. Methods of observing and replacing signals are also taught.
    Type: Grant
    Filed: March 4, 2003
    Date of Patent: January 19, 2010
    Assignee: Agere Systems Inc.
    Inventors: Miron Abramovici, Yuzheng Ding, Barry K. Britton, Harold N. Scholz
  • Patent number: 7647548
    Abstract: Methods and apparatus are provided for decoding codes that can be described using bipartite graphs having interconnected bit nodes and check nodes. A magnitude of a check-to-bit node message from check node j to bit node i is computed based on a sum of transformed magnitudes of bit-to-check node messages for a plurality of bit nodes connected to the check node j, less a transformed magnitude of the bit-to-check node message for bit node i and check node j. A sign of the check-to-bit node message from check node j to bit node i can also be computed by multiplying a product Sj of the sign of bit-to-check node messages among a plurality of bit nodes connected to the check node j by the sign of the bit-to-check node message for bit node i and check node j. A decoder architecture is also disclosed for decoding a code that can be described using a bipartite graph having interconnected bit nodes and check nodes. The disclosed decoder can be concatenated with a soft output detector.
    Type: Grant
    Filed: July 31, 2006
    Date of Patent: January 12, 2010
    Assignee: Agere Systems Inc.
    Inventors: Erich F Haratsch, Ruwan Ratnayake
  • Patent number: 7646829
    Abstract: A composite data detector having first and second data detectors. The second detector of the invention starts in a known state and only runs as long as is necessary before being switched off and handing control back over to the smaller detector. Therefore, the composite data detector of the invention consumes less power than the known composite data detector and estimates bits with higher accuracy.
    Type: Grant
    Filed: December 23, 2004
    Date of Patent: January 12, 2010
    Assignee: Agere Systems, Inc.
    Inventors: Jonathan James Ashley, Harley F. Burger, Jr.
  • Patent number: 7642672
    Abstract: The effects of power supply resistance and internal resistance drop are measured at any time in the interior or other strategic areas of an IC device during steady-state operation, and the results of managed internal voltage regulation are fed back from at least one point, but preferably from several or more points throughout the power grid of the IC. Thus, stability of voltage regulation on an IC including at least one integrated voltage regulator is dynamically controlled with voltage regulation that is managed to effectively provide a ‘secondary’ voltage regulation of the output of one or more voltage regulators to provide a desired voltage output result on one or more portions of a power grid. The management may be implemented in an IC having a singular power grid with respect to a particular supply voltage, or in an IC having multiple power grid structures (e.g., one in each quadrant, etc.).
    Type: Grant
    Filed: April 5, 2004
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventor: Steven E. Strauss
  • Patent number: 7643812
    Abstract: A single-path enhanced-algorithm digital automatic gain control (SDAGC) integrated receiver is presented. The SDAGC has a front-end RF/IF reception/processing block and associated RF/IF AGC, which outputs to a single ADC. Output from the ADC is split into two TDM and one COFDM signal pathways, each with a respective DAGC. The TDM DAGCs are controlled according to TDM post-power signals, while the COFDM, DAGC is controlled according to COFDM post- and pre-power signals. An IF Gain Decision block determines the RF/IF gain based upon the respective gains of the TDM and COFDM DAGCs. A Gain Distributor block then distributes the total gain of the system across the RF/IF AGC and the various DAGCs. To save power, the COFDM pathways may be disabled if the COFDM pre-power signal falls below a threshold value.
    Type: Grant
    Filed: September 18, 2006
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventor: Yhean-Sen Lai
  • Patent number: 7643580
    Abstract: A signal generator circuit includes an oscillator operative to generate a first signal having a first frequency associated therewith, and a phase stepper circuit coupled to the oscillator. The phase stepper circuit is configured to receive a plurality of control signals indicative of respective phases of the first signal, and to generate a second signal as a function of the plurality of control signals. The second signal has a second frequency associated therewith that is a fractional multiple or a fractional division of the first frequency. The second signal has a phase associated therewith which changes with periods of the second signal.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventor: Dale H. Nelson
  • Patent number: 7644382
    Abstract: In one implementation, the invention can be a computer-implemented method for generating an engineering change order (ECO) netlist for an integrated circuit (IC). The method includes performing a formal equivalence check between an implementation netlist and a reference netlist to identify one or more corresponding failed compare points in the implementation and reference netlists. The method further includes, for at least one failed comparison: (i) performing equivalence verifications based on fan-in cones for the failed compare points, to generate pin pass/fail information, (ii) tracing the fan-in cone for the reference netlist to generate ECO pin and cell information, and (iii) modifying the implementation netlist, based on (1) the pin pass/fail information, (2) cell connectivity information, (3) cell description information, and (4) the ECO pin and cell information, to generate the ECO netlist by adding one or more new ECO cells to the implementation netlist and appropriately connecting them.
    Type: Grant
    Filed: May 17, 2007
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventor: Vijay Kumar Budumuru
  • Patent number: 7644303
    Abstract: In one embodiment, a method for reading data from a storage-device array including three or more storage devices. The array has a plurality of sector levels, each sector level containing one sector on each storage device in the array at corresponding addresses across the storage devices. Each sector level includes (i) parity data stored on a first storage device and (ii) information stored on the two or more remaining storage devices. The parity data for a current sector level is generated from the information stored at the current sector level on the remaining storage devices.
    Type: Grant
    Filed: October 6, 2006
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Richard J. Byrne, Eu Gene Goh, Nevin C. Heintze, Nigamanth Lakshminarayana, Jesse Thilo, Silvester Tjandra
  • Patent number: 7642807
    Abstract: A compensated buffer circuit operative in one of at least a first mode and a second mode includes a plurality of output blocks and a plurality of predrivers, each of the predrivers having an output connected to an input of a corresponding one of the output blocks. Respective outputs of the output blocks are connected together and form an output of the buffer circuit. The output blocks are arranged in a sequence and are binary weighted such that a drive strength of a given one of the output blocks is about twice as large as a drive strength of an output block immediately preceding the given output block. Each of the predrivers selectively enables the corresponding output block connected thereto as a function of a control signal supplied to the predriver for compensating the buffer circuit for PVT variations to which the buffer circuit may be subjected.
    Type: Grant
    Filed: June 26, 2007
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Dipankar Bhattacharya, Gregg R. Harleman, Makeshwar Kothandaraman, John C. Kriz, Bernard L. Morris
  • Patent number: 7642617
    Abstract: An integrated circuit having an n-channel MOSFET device and a JFET device. The integrated circuit includes a semiconductor layer having an upper surface, an MOS transistor device formed in a doped well of a first conductivity type extending from the semiconductor upper surface and a JFET device. The JFET device includes a channel region in the semiconductor layer spaced from, and having a peak concentration positioned a predetermined distance below, the upper surface. An associated method of manufacturing includes introducing p-type dopant into the semiconductor surface to form a p-well in which the NMOS device is formed and a source and a drain of the JFET device. N-type dopant is introduced into the semiconductor surface to form an n-type region of the NMOS device below the p-well and a gate region of the JFET device.
    Type: Grant
    Filed: September 28, 2005
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Alan Sangone Chen, Daniel J. Dolan, Jr., David W. Kelly, Daniel Charles Kerr, Stephen C. Kuehne
  • Patent number: 7644085
    Abstract: Techniques are disclosed for generating a representation of an access control list, the representation being utilizable in a network processor or other type of processor to perform packet filtering or other type of access control list based function. A plurality of rules of the access control list are determined, each of at least a subset of the rules having a plurality of fields and a corresponding action. The rules are processed to generate a multi-level tree representation of the access control list, in which each of one or more of the levels of the tree representation is associated with a corresponding one of the fields. At least one level of the tree representation comprises a plurality of nodes, with two or more of the nodes of that level having a common subtree, and the tree representation including only a single copy of that subtree. The tree representation is characterizable as a directed graph in which each of the two nodes having the common subtree points to the single copy of the common subtree.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Stephen H. Miller, Narender R. Vangati
  • Patent number: 7644003
    Abstract: Generic and specific C-to-E binaural cue coding (BCC) schemes are described, including those in which one or more of the input channels are transmitted as unmodified channels that are not downmixed at the BCC encoder and not upmixed at the BCC decoder. The specific BCC schemes described include 5-to-2, 6-to-5, 7-to-5, 6.1-to-5.1, 7.1-to-5.1, and 6.2-to-5.1, where “0.1” indicates a single low-frequency effects (LFE) channel and “0.2” indicates two LFE channels.
    Type: Grant
    Filed: September 8, 2004
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Frank Baumgarte, Jiashu Chen, Christof Faller
  • Patent number: 7643315
    Abstract: Disclosed is a method and apparatus that includes a power supply having a primary coil and a secondary coil. The secondary coil generates an output voltage and a feedback voltage related to the output voltage. The feedback voltage is sampled at a time instant that is digitally controllable. The output voltage is determined from the feedback voltage.
    Type: Grant
    Filed: November 19, 2008
    Date of Patent: January 5, 2010
    Assignee: Agere Systems, Inc.
    Inventors: Matthew Blaha, Albert Molina, Patrick J. Quirk, Fadi Saibi
  • Patent number: 7643320
    Abstract: In one embodiment, a load connected to power sourcing equipment (PSE) compatible with a Power over Ethernet (PoE) standard is characterized to determine whether the load corresponds to a valid powered device (PD). A switching signal having a first frequency is generated on the isolated side and used to generate an electrical current through the isolated-side primary coil of a power transformer in the PSE. A first voltage measurement, corresponding to a first line-side voltage across the transformer's secondary coil, is generated on the isolated side, e.g., using an isolated-side auxiliary transformer coil. The load is characterized based on the first voltage measurement and the first frequency. To compensate for voltage offset, a second voltage measurement can be generated corresponding to a second frequency of the switching signal, where the load is then characterized based on the first and second voltage measurements and frequencies.
    Type: Grant
    Filed: March 28, 2007
    Date of Patent: January 5, 2010
    Assignee: Agere Systems Inc.
    Inventors: Luis de la Torre Vega, Fadi Saibi