Patents Assigned to Cypress Semiconductor
  • Publication number: 20070030085
    Abstract: An oscillator circuit and system are provided having a peak detector that can determine a peak voltage value from the oscillator. The peak voltage value can then be compared against a predetermined voltage value by a controller coupled to the peak detector. The comparison value is then used to change a bias signal if the peak voltage value is dissimilar from the predetermined voltage value. A variable capacitor or varactor can be formed from a transistor and is coupled to the oscillator for receiving the bias signal upon a varactor bias node. The bias signal is used to regulate the capacitance within the varactor as applied to the oscillator nodes. Another controller can also be coupled to the peak detector to produce a second bias signal if the peak voltage is dissimilar from a second predetermined voltage value. The second bias signal can then be forwarded into an amplifier having a variable gain to regulate the gain applied to the oscillator.
    Type: Application
    Filed: March 22, 2006
    Publication date: February 8, 2007
    Applicant: Cypress Semiconductor Corp.
    Inventors: Aaron Brennan, Mike McMenamy
  • Patent number: 7173493
    Abstract: A range controller circuit has a master counter with a recovered clock input. A sampled counter has a reference clock input. A link fault indicator logic is coupled to an output of the master counter and an output the sampled counter.
    Type: Grant
    Filed: December 2, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Keith Noel Smith
  • Patent number: 7173477
    Abstract: A variable capacitance charge pump system has a charge pump circuit with a variable capacitance. A pump clock driver circuit has a clock signal and is coupled to an input of the charge pump circuit. A feedback system has an enable signal coupled to an input of the pump clock driver circuit.
    Type: Grant
    Filed: October 29, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Vijay Kumar Srinivasa Raghavan
  • Patent number: 7173453
    Abstract: A circuit according to some embodiments of the invention includes a first differential to single ended translator having a first output, a second differential to single ended translator having a second output, and a latch coupled to the first output and the second output, where the latch is configured to select the slower of the first output and the second output.
    Type: Grant
    Filed: December 17, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Stephen M. Prather, Matthew S. Berzins, Jeffrey W. Waldrip
  • Patent number: 7173469
    Abstract: A clocking system for a memory that accomplishes these and other objectives has an external clock. A clock shaper has an input coupled to the external clock and an access clock at an output. A first delay block has an input coupled to the external clock and an output coupled to a master of an output register. A slave of the output register is coupled to the external clock. By having the master clock trailing the slave clock a temporary transparency window condition is created at the output register, allowing an improved cycle time (speed) prime bin distribution.
    Type: Grant
    Filed: January 24, 2002
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Stefan-Cristian Rezeanu
  • Patent number: 7173865
    Abstract: Systems and methods for stacked die memory depth expansion. In accordance with a first embodiment of the present invention, a circuit comprises a first memory input enabling depth expansion in a memory. The circuit further comprises a second memory input enabling address range selection in a memory and a plurality of address inputs accessing an expanded memory depth. The circuit also comprises one or more external chip enable inputs and a decoding logic coupled to the first memory input, second memory input, plurality of address inputs and the external chip enable input, wherein the decoding logic generates an internal chip enable signal and a stacked die select signal.
    Type: Grant
    Filed: November 22, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventors: George M. Ansel, Scott A. Jackson
  • Patent number: 7172914
    Abstract: A method of forming a semiconductor structure includes forming an isolation region in a semiconductor substrate. A first oxide layer is on the substrate, a first sacrificial layer is on the first oxide layer, and a first nitride layer is on the first sacrificial layer. The first oxide layer may be a screen oxide layer, and the method provides consistency in the thickness of the screen oxide layer.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventor: Sundar Narayanan
  • Patent number: 7173299
    Abstract: A semiconductor imager structure having a photodiode being provided as a well region formed within a substrate layer and a transistor electrically connected to the photodiode and having a terminal that has a same electrical potential as the photodiode. The well region of the photodiode having an extended portion so that at least a portion of the terminal of the transistor has the same electrical potential as the photodiode is formed within the extended portion of the well region of the photodiode.
    Type: Grant
    Filed: February 7, 2006
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventors: Clifford I. Drowley, Ching-Chun Wang, Jungwook Yang
  • Patent number: 7173475
    Abstract: A signal transmission amplifier circuit has a transmission gate with an input coupled to an input signal. A cross coupled latch is coupled to an output of the transmission gate and has a signal output. A reference generating circuit is coupled to the cross coupled latch.
    Type: Grant
    Filed: March 10, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Gary Peter Moscaluk, John Eric Gross
  • Patent number: 7173501
    Abstract: An oscillator circuit (100) can provide a dual slop temperature response. For a lower temperature range, a capacitor (106) can be charged and/or discharged according to a first current source (302) that provides an essentially constant current source. For a higher temperature range, the capacitor (106) can be charged and/or discharged according to a second current source (304) that can be enabled and/or provide current according to a voltage proportional to absolute temperature. A slightly positive temperature coefficient of a first current source (302) can be offset by a threshold detect circuit (210 and 212) within a second comparator circuit (204) that utilizes the threshold voltage (Vt) of a transistor (212) as a low limit for a capacitor voltage.
    Type: Grant
    Filed: May 14, 2004
    Date of Patent: February 6, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventor: Jason Varricchione
  • Patent number: 7170179
    Abstract: A chip generally comprising a logic circuit and a plurality of pads. The logic circuit may be configured to operate in a plurality of modes in response to a mode signal. The pads may be configurable into a plurality of subsets such that one of the subsets is used by the logic circuit at a time in response to the mode signal.
    Type: Grant
    Filed: April 29, 2002
    Date of Patent: January 30, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Shailesh Shah
  • Patent number: 7170319
    Abstract: A method and an apparatus to reduce duty cycle distortion are described. The apparatus may include a first current-mode logic (CML) circuit block comprising a positive input and a negative input and a second CML circuit block coupled in series to the first CML circuit block. The second CML circuit block may comprise a positive output, a negative output and a first transistor coupled between the positive input and the positive output. The second transistor may be coupled between the negative input and the negative output of the second CML circuit block.
    Type: Grant
    Filed: October 11, 2004
    Date of Patent: January 30, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventors: Jonathon C. Stiff, King H. Kwan
  • Patent number: 7166902
    Abstract: In one embodiment, an electrically conductive trench in an integrated circuit allows for the formation of capacitors between the trench and other portions of the integrated circuit. For example, a capacitor may be formed between the trench and an electrically conductive line. Among other advantages, the capacitor provides a relatively large capacitance while occupying a relatively small area.
    Type: Grant
    Filed: November 15, 2004
    Date of Patent: January 23, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventors: Fuad Badrieh, Feng Dai, Bartosz Banachowicz, Roger J. Bettman
  • Patent number: 7162565
    Abstract: An improved bridge circuit for connecting a disk drive with an ATA interface to a computer via a USB bus. After the bridge receives the first data from the ATA interface, the bridge makes the assumption that the next read command will probably be for the next sequential data word and the interface issues a read command for the next sequential data word. After an accessing delay, the second data word is received by the bridge. When the bridge does in fact receive the next read command from the host, a check is made to see if the second read command is for the next sequential location from the first read command. If it is, the already fetched data is provided to the host without delay. If it is not, the process is handled as was the first read command.
    Type: Grant
    Filed: March 8, 2004
    Date of Patent: January 9, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Stephen Henry Kolokowsky, Mark McCoy
  • Patent number: 7162410
    Abstract: A watchdog timer control using a gatekeeper in an In-Circuit Emulation system. The In-Circuit Emulation system has a microcontroller operating in lock-step synchronization with a virtual microcontroller. When a watchdog event occurs, the gatekeeper, forming a part of the virtual microcontroller, crowbars the reset line of the virtual microcontroller as well as the real microcontroller. This freezes the state of the virtual microcontroller so that debug operations can be carried out. The gatekeeper operates with its own gatekeeper clock independent of the microcontroller clock. When a watchdog event occurs, the gatekeeper clock is rerouted to the virtual microcontroller to facilitate debug operations of the virtual microcontroller.
    Type: Grant
    Filed: November 14, 2001
    Date of Patent: January 9, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventors: Craig Nemecek, Steve Roe
  • Patent number: 7161946
    Abstract: A router generally comprising a first port, a second port, and a circuit. The first port may be configured to receive a frame having a network layer protocol identification. The second port may be connectable to a Multi-Protocol Label Switching (MPLS) network. The circuit may be configured to (i) insert an MPLS label into the frame while retaining the network layer protocol identification and (ii) present the frame in the MPLS network per the MPLS label.
    Type: Grant
    Filed: December 12, 2001
    Date of Patent: January 9, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventor: Pankaj K. Jha
  • Publication number: 20070004370
    Abstract: A method of communication between a first transceiver having a first local oscillator set at a first frequency and a second transceiver having a second local oscillator set at a second frequency disclosed. The method includes transmitting a first signal at a first frequency from the first transceiver to the second transceiver, transmitting a second signal at the second frequency from the second transceiver to the first transceiver, and receiving the second signal at the first transceiver. The method further includes maintaining the first local oscillator at the first frequency and the second local oscillator at the second frequency during the transmitting of the first signal, during the receiving of the first signal, during the transmitting of the second signal, and during the receiving of the second signal.
    Type: Application
    Filed: June 29, 2006
    Publication date: January 4, 2007
    Applicant: CYPRESS SEMICONDUCTOR CORP.
    Inventors: MARK GEHRING, RUSSELL MOEN
  • Patent number: 7158429
    Abstract: A system for read path acceleration has a first strobe reset circuit coupled to a first local amplifier. A second strobe reset circuit is coupled to a second local amplifier. A main amplifier is coupled to an output of the first local amplifier and an output of the second local amplifier.
    Type: Grant
    Filed: March 16, 2004
    Date of Patent: January 2, 2007
    Assignee: Cypress Semiconductor Corp.
    Inventors: Gary Peter Moscaluk, John Eric Gross
  • Patent number: 7158601
    Abstract: Embodiments of the present invention relate to a method for recovering the clock and data signals in a transmitted data signal In a computer network. The method comprises accessing a transmitted a data signal at a receiver in the network, locking the receiver on a data signal transmission frequency, then locking the receiver on a data signal transition phase in the transmitted data signal and adjusting the signal transition phase locking by reference to the transition density of the transmitted data signal. Embodiments adjust the transition phase locking by adjusting the tail current of a Gm cell in a phase locked loop in the receiver, based on the received data signal transition density.
    Type: Grant
    Filed: October 28, 2002
    Date of Patent: January 2, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventor: Chwei-Po Chew
  • Patent number: 7159065
    Abstract: A bridge-chip may interface a Universal Serial Bus to a mass storage device. Communications of the universal serial bus may be examined to determine a command block wrapper (CBW) of a bulk transport protocol and if a configuration command block (CFGCB) of the CBW may include a signature associated with the bridge-chip. A command of the CFGCB might then be performed by the bridge-chip upon determining the signature. This procedure might be used to get or set configuration or descriptor data of the bridge-chip separate from other USB configurations operations.
    Type: Grant
    Filed: June 20, 2002
    Date of Patent: January 2, 2007
    Assignee: Cypress Semiconductor Corporation
    Inventor: Teri L. Marlatt