Patents Assigned to Freescale
-
Publication number: 20150156128Abstract: A scheduling module arranged to schedule the transmission of data from a plurality of data sources over a serial communication interface. The scheduling module comprises a register array and is arranged to selectively couple one of the data sources to the serial communication interface based at least partly on a source identifier value stored within a currently selected register within the register array. The scheduling module is further arranged to select a next sequential register within the register array upon receipt of a trigger signal.Type: ApplicationFiled: June 1, 2012Publication date: June 4, 2015Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: Robert Moran, Rao Karthik C Ganesh, Robin Paling
-
Patent number: 9046546Abstract: Apparatus and related fabrication methods are provided for a sensor device. An exemplary sensor device includes a first structure including a first sensing arrangement and a second sensing arrangement formed therein and a second structure affixed to the first structure. The second structure includes a cavity aligned with the first sensing arrangement to provide a first reference pressure on a first side of the first sensing arrangement and an opening aligned with the second sensing arrangement to expose the first side of the second sensing arrangement to an ambient pressure.Type: GrantFiled: April 27, 2012Date of Patent: June 2, 2015Assignee: FREESCALE SEMICONDUCTOR INC.Inventor: Yizhen Lin
-
Patent number: 9047400Abstract: During a debug mode of operation of a data processor, it is determined at the data processor that a watchpoint event has occurred, and in response, an operating condition of a trace FIFO that stores trace information not yet communicated to a debugger is changed. For example, the occurrence of a FIFO flush watchpoint results in trace information being selectively flushed from the trace FIFO based on a state of the FIFO before the trace information has been communicated to a trace analyzer.Type: GrantFiled: March 14, 2013Date of Patent: June 2, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Jeffrey W. Scott, William C. Moyer
-
Patent number: 9048864Abstract: A digital to analog converter including a current steering source and a master replica bias network. The current steering source includes a data current source providing a source current to a source node, a switch circuit operative to steer the source current to a selected one of first and second control nodes based on a data bit, a buffer circuit that buffers the source current between the first control node and a first current output node or between the second control node and a second current output node, and an activation current source provides activation current to the buffer circuit via the first and second control nodes. The master replica bias network replicates biasing of the buffer circuit relative to a replica control node and drives the buffer circuit to maintain the first control node, the second control node and the replica control node at a common master control voltage.Type: GrantFiled: March 18, 2014Date of Patent: June 2, 2015Assignee: FREESCALE SEMICONDUCTOR, INC.Inventors: Mohammad Nizam U. Kabir, Brandt Braswell, Douglas A. Garrity
-
Patent number: 9047415Abstract: A method for media access control, the method includes generating at least one media access grant in response to at least one media access request. The method further includes monitoring a data line, while maintaining at least a clock line in a low power mode, to detect at least one media access request generated by at least one component connected to the data line and to the clock line; and forcing the at least clock line to exit the low power mode and starting a contention prevention period, when the media access controller or at least one component requests to access the data line. Also disclosed is a device for implementing the method of media access control.Type: GrantFiled: June 10, 2005Date of Patent: June 2, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Michael Priel, Christopher Chun, Gordon P. Lee, Cor Voorwinden
-
Patent number: 9046556Abstract: Apparatus, systems, and methods are provided for sensing devices. An exemplary sensing device includes a sensing arrangement on a substrate to sense a first property, a heating arrangement, and a control system coupled to the first sensing arrangement and the heating arrangement to activate the heating arrangement to heat the first sensing arrangement and deactivate the heating arrangement while obtaining one or more measurement values for the first property from the first sensing arrangement.Type: GrantFiled: June 14, 2012Date of Patent: June 2, 2015Assignee: FREESCALE SEMICONDUCTOR INC.Inventors: Kevin R. Fugate, Edward W. Carstens, Paige M. Holm, Dean W. Miller
-
Patent number: 9046570Abstract: A method and apparatus for limiting access to an integrated circuit (IC) upon detection of abnormal conditions is provided. At least one of abnormal voltage detection, abnormal temperature detection, and abnormal clock detection are provided with low power consumption. Both abnormally low and abnormally high parameter values (e.g. abnormally low or high voltage, temperature, or clock frequency) may be detected. Abnormal clock detection may also detect a stopped clock signal, including a clock signal stopped at a low logic level or at a high logic level. Furthermore, abnormal clock detection may detect an abnormal duty cycle of a clock signal. A sampled bandgap reference may be used to provide accurate voltage and current references while consuming a minimal amount of power. Upon detection of an abnormal parameter value, one or more tamper indications may be provided to initiate tampering countermeasures, such as limiting access to the IC.Type: GrantFiled: August 3, 2012Date of Patent: June 2, 2015Assignee: Freescale Semiconductor, Inc.Inventors: Alfredo Olmos, James R. Feddeler, Miten H. Nagda, Stefano Pietri
-
Patent number: 9047270Abstract: Methods and systems are provided for performing sampling sequences using a control module. One exemplary method involves transferring sampling configuration information for a sampling sequence from memory to a conversion module. The conversion module performs the sequence in accordance with the configuration information by performing sampling processes at a plurality of sampling times to obtain a plurality of samples, and transferring results corresponding to the plurality of samples from the conversion module to the memory. At least some sampling times of the plurality of sampling times are nonperiodic with respect to the other sampling times of the plurality of sampling times. In exemplary embodiments, the sampling configuration information includes a sampling mode criterion, and the conversion module either automatically performs a sampling process or performs the sampling process in response to a trigger signal based on the sampling mode criterion for that sampling process.Type: GrantFiled: January 18, 2013Date of Patent: June 2, 2015Assignee: FREESCALE SEMICONDUCTOR INC.Inventor: Chongli Wu
-
Patent number: 9048110Abstract: An integrated circuit includes a p-well block region having a low doping concentration formed in a region of a substrate for providing noise isolation between a first circuit block and a second circuit block. The integrated circuit further includes a guard region and a grounded, highly doped region for providing additional noise isolation.Type: GrantFiled: March 13, 2013Date of Patent: June 2, 2015Assignee: FREESCALE SEMICONDUCTOR INC.Inventors: Radu M. Secareanu, Suman K. Banerjee, Olin L. Hartin
-
Publication number: 20150145148Abstract: An integrated circuit copper wire bond connection is provided having a copper ball (32) bonded directly to an aluminum bond pad (31) formed on a low-k dielectric layer (30) to form a bond interface structure for the copper ball characterized by a first plurality of geometric features to provide thermal cycling reliability, including an aluminum minima feature (Z1, Z2) located at an outer peripheral location (42) under the copper ball to prevent formation and/or propagation of cracks in the aluminum bond pad.Type: ApplicationFiled: November 26, 2013Publication date: May 28, 2015Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: Tu-Anh N. Tran, John G. Arthur, Yin Kheng Au, Chu-Chung Lee, Chin Teck Siong, Meijiang Song, Jia Lin Yap, Matthew J. Zapico
-
Publication number: 20150145114Abstract: A method and apparatus are provided for manufacturing a lead frame based thermally enhanced package (9) with exposed heat spreader lid array (96) designed to be optimized for compression mold encapsulation of an integrated circuit die (94) by including a perimeter reservoir regions (97r) in each heat spreader lid (96) for movement of mold compound (98) displaced during the mold compression process.Type: ApplicationFiled: December 4, 2014Publication date: May 28, 2015Applicant: FREESCALE SEMICONDUCTOR, INC.Inventor: Leo M. Higgins, III
-
Publication number: 20150145556Abstract: An IO driver for an integrated circuit and a method for calibrating such an IO driver are provided. The IO driver comprises a plurality of IO driver cells, a plurality of IO partial driver cells and an external resistor. The IO driver cells control IO operations for a corresponding plurality of data channels of the integrated circuit. The IO partial driver cells are coupled to respective cells of the plurality of IO driver cells. The external resistor provides a reference impedance. The reference partial driver cell is coupled to the external resistor and is arranged to determine the reference impedance and to provide information depending on the reference impedance to the IO partial driver cells. The IO partial driver cells are arranged to calibrate the respective IO driver cells based on the provided information.Type: ApplicationFiled: May 30, 2012Publication date: May 28, 2015Applicant: Freescale Semiconductor, Inc.Inventors: Michael Priel, Dan Kuzmin, Sergey Sofer
-
Publication number: 20150146612Abstract: The method and system supports multiple bandwidth traffic over a single CPRI (common public radio interface) link (109) using a single bandwidth DMA (direct memory access) engine (505) and fast Fourier transform/inverse fast Fourier transform processing. (402, 404) The invention exploits fast Fourier transform/inverse fast Fourier transform properties and is particularly suitable for supporting LTE (Long Term Evolution) cellular communication systems (100) The CPRI Media Access Control is configured in each CPRI lane to run at the maximum bandwidth among the bandwidths required. In the uplink, lower bandwidth data samples are padded with zeros and flexible positioning may be used to arrange the data in a CPRI frame. In the downlink, the radio equipment receiver (106) only processes the relevant data and ignores any interpolated samples. The invention is compatible with CPRI and LTE standards.Type: ApplicationFiled: November 27, 2013Publication date: May 28, 2015Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: ROY SHOR, ODI DAHAN, ORI GOREN, AVRAHAM HORN
-
Publication number: 20150146835Abstract: An electronic device has a calibration arrangement for controlling a frequency characteristic of a PLL circuit having a phase comparator having an output for generating a phase difference signal, a voltage controlled oscillator and a divider. The divisor of the divider is programmable, and the oscillator is also directly modulated by an oscillator modulation signal. A modulation unit has a modulation input for receiving a modulation signal and generates the oscillator modulation signal and the divisor such that modulation generates a predefined change of the output frequency and a change of the divisor proportional to said predefined change. The calibration arrangement receives the phase difference signal, and has a ripple detector for providing a detector output signal by detecting a ripple on the phase difference signal correlated to edges in the modulation signal. A calibration control unit adjusts the oscillator modulation signal based on the detector output signal such that the ripple is reduced.Type: ApplicationFiled: July 20, 2012Publication date: May 28, 2015Applicant: Freescale Semiconductor, Inc.Inventors: Laurent Gauthier, Dominique Delbecq, Jean Stéphane Vigier
-
Publication number: 20150145706Abstract: A pin entry device is described. The pin entry device has a plurality of push keys arranged to allow a user to input a pin code, a plurality of value indicators associated with the plurality of push keys, each value indicator being controllable to indicate a value of the associated push key to the user in dependence on a value assignment signal, and a key value controller arranged to dynamically generate a value assignment signal representing an assignment of a plurality of values to the plurality of push keys and provide the value assignment signal to the plurality of value indicators. A user identification terminal having such pin entry device is described, as well as a method of obtaining a pin code using such pin entry device.Type: ApplicationFiled: May 30, 2012Publication date: May 28, 2015Applicant: Freescale Semiconductor, Inc.Inventors: Enis-Nuri Arif, Christophe Oger
-
Publication number: 20150146613Abstract: A method of resetting at least one node within a Common Public Radio Interface (CPRI) radio base station system is described. The method comprises, at an end-point Radio Equipment Controller (REC) node within the CPRI radio base station system, receiving on a slave port a reset notification, and in response thereto transmitting on the slave port a reset notification comprising a reset bit being set within at least ten hyperframes.Type: ApplicationFiled: November 27, 2013Publication date: May 28, 2015Applicant: FREESCALE SEMICONDUCTOR, INC.Inventors: ROY SHOR, ORI GOREN, AVRAHAM HORN, YAEL KAHIL
-
Publication number: 20150149446Abstract: Circuitry for a computing system includes a memory arrangement having at least one memory management unit and at least one processor. The at least one processor is arranged to issue a memory query to the memory management unit. The memory management unit is arranged to provide a query result in response to the memory query directly to the processor via a data connection.Type: ApplicationFiled: July 27, 2012Publication date: May 28, 2015Applicant: Freescale Semiconductor, Inc.Inventors: Ziv Zamsky, Dmitry Flat, Kostantin Godin, Itay Peled
-
Publication number: 20150145563Abstract: A differential line driver circuit comprising a plurality of driver stages is described. Each driver stage is operably coupled to at least one output of the line driver circuit and arranged to receive at least one control signal and to drive at least one output signal on the at least one output of the line driver circuit in accordance with the at least one control signal received thereby. The line driver circuit further comprises at least one delay component arranged to receive the at least one control signal, and to sequentially propagate the at least one control signal to the driver stages with time delays between the propagation of the at least one control signal to sequentially adjacent driver stages.Type: ApplicationFiled: June 27, 2012Publication date: May 28, 2015Applicant: Freescale Semiconductor, Inc.Inventor: Matthijs Pardoen
-
Patent number: 9043577Abstract: The invention pertains to a memory management unit for a microprocessor system, the memory management unit being connected or connectable to at least one processor core of the microprocessor system and being connected or connectable to a physical memory of the microprocessor system. The memory management unit is adapted to selectively operate in a hypervisor mode or in a supervisor mode, the hypervisor mode and the supervisor mode having different privilege levels of access to hardware The memory management unit comprises a first register table indicating physical address information for mapping at least one logical physical address and at least one actual physical address onto each other; a second register table indicating an allowed address range of physical addresses accessible to a process running in or under supervisor mode; wherein the memory management unit is adapted to prevent write access to the second register table by a process not in hypervisor mode.Type: GrantFiled: August 26, 2010Date of Patent: May 26, 2015Assignee: Freescale Semiconductor, Inc.Inventor: Dov Levenglick
-
Patent number: 9041564Abstract: A CODEC includes a transmission path between an encoder and a decoder. The encoder receives bits of data in a first form in which each bit of the data is represented by switching between first and second logic states and no voltage change between consecutive bits of the same logic state and serially transmits the bits in a second form in which the first logic state is maintained at a high voltage, the second logic state is maintained at a low voltage, and an intermediate voltage is maintained between consecutive bits. The decoder receives the bits in the second form and derives a clock from the occurrences of the intermediate voltage. The clock, repetitively, is maintained at a logic high, then switches directly from the logic high to a logic low, then is maintained at the logic low, and then switches directly between the logic low and the logic high.Type: GrantFiled: January 11, 2013Date of Patent: May 26, 2015Assignee: Freescale Semiconductor, Inc.Inventor: Perry H. Pelley