Patents Assigned to Fuji Electric Co., Ltd.
  • Patent number: 11901328
    Abstract: A semiconductor device includes a first semiconductor chip including an output electrode portion on a front surface thereof, the output electrode portion including a plurality of electrode regions, each of which is provided at a respective position of the output electrode portion, and a plurality of wires, each electrode region being connected to a different one or more wires among the plurality of wires, through which a respective amount of output current is output. A total number of the different one or more wires connected to each electrode region is set depending on the respective position of the electrode region of the output electrode portion, so that the electrode region has a respective current amount per wire that is equal to or less than a respective predetermined value.
    Type: Grant
    Filed: May 27, 2021
    Date of Patent: February 13, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Kenshi Terashima
  • Publication number: 20240047532
    Abstract: A silicon carbide semiconductor device has a first semiconductor region of a first conductivity type, provided in a semiconductor substrate, spanning an active region and a termination region. A second semiconductor region of a second conductivity type is provided between a first main surface and the first semiconductor region, in the active region. A device structure having a first pn junction is provided between the first and second semiconductor regions. An outer peripheral portion of the active region is provided between the first main surface and the first semiconductor region in the active region, and constitutes a second-conductivity-type outer peripheral region that surrounds a periphery of the device structure and forms a second pn junction with the first semiconductor region. A first protective film is provided on the first main surface. The first protective film blocks light generated by a forward current passing through the first and second pn junctions.
    Type: Application
    Filed: June 23, 2023
    Publication date: February 8, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventors: Yasuyuki HOSHI, Shingo HAYASHI
  • Publication number: 20240047200
    Abstract: A semiconductor device is disclosed in which proton implantation is performed a plurality of times to form a plurality of n-type buffer layers in an n-type drift layer at different depths from a rear surface of a substrate. The depth of the n-type buffer layer, which is provided at the deepest position from the rear surface of the substrate, from the rear surface of the substrate is more than 15 ?m. The temperature of a heat treatment which is performed in order to change a proton into a donor and to recover a crystal defect after the proton implantation is equal to or higher than 400° C. In a carrier concentration distribution of the n-type buffer layer, a width from the peak position of carrier concentration to an anode is more than a width from the peak position to a cathode.
    Type: Application
    Filed: October 16, 2023
    Publication date: February 8, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventor: Yuichi ONOZAWA
  • Patent number: 11894280
    Abstract: Provided is a semiconductor module comprising a semiconductor chip, a lead frame including a chip connection portion configured to connect the lead frame to the semiconductor chip, and a bonding member configured to connect the chip connection portion and the semiconductor chip, wherein the semiconductor chip includes a semiconductor substrate, an active portion provided on the semiconductor substrate, and a transverse protective film provided above the active portion and provided to traverse the active portion in a top view, wherein the chip connection portion includes a center portion which covers a center of the transverse protective film in a top view and a first cut-out portion provided from a first end side of the chip connection portion towards the center portion.
    Type: Grant
    Filed: October 25, 2021
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Yoshiaki Takahashi
  • Patent number: 11894258
    Abstract: There is provided a semiconductor device including: an anode electrode that is provided on a front surface side of a semiconductor substrate; a drift region of a first conductivity type that is provided in the semiconductor substrate; a first anode region of a first conductivity type that is in Schottky contact with the anode electrode; and a second anode region of a second conductivity type that is different from the first conductivity type, in which the first anode region has a doping concentration lower than or equal to a doping concentration of the second anode region, and is spaced from the drift region by the second anode region.
    Type: Grant
    Filed: May 31, 2022
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Takahiro Tamura, Michio Nemoto
  • Patent number: 11894774
    Abstract: A power converter includes a capacitor and a substrate on which a plurality of switching elements for power conversion are mounted. The power converter includes a cooler for cooling the plurality of switching elements and a housing that accommodates the capacitor, the substrate, and the cooler. The power converter includes a power connector exposed from the housing and an output connector exposed from the housing. The power converter includes a plurality of lines that include a plurality of power lines each electrically connected to the capacitor, given switching elements, and the power connector. The plurality of lines include a plurality of output lines each electrically connected to given switching elements and the output connector. At least one among the plurality of lines is a line that includes a conductive pattern formed on the substrate.
    Type: Grant
    Filed: February 23, 2022
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yuji Suzuki, Motohito Hori, Akio Toba, Ikuya Sato, Yasuhito Tanaka, Masamichi Iwasaki, Masaaki Ajima, Nobuaki Ohguri
  • Patent number: 11894426
    Abstract: Provided is a semiconductor device including: a semiconductor substrate including a bulk donor; and a first buffer region of a first conductivity type, the first buffer region being provided on a lower surface side of the semiconductor substrate and having one or more doping concentration peaks and one or more hydrogen concentration peaks in a depth direction of the semiconductor substrate, in which a doping concentration at a shallowest concentration peak, out of the doping concentration peaks of the first buffer region, closest to the lower surface of the semiconductor substrate is 50 times as high as a concentration of the bulk donor of the semiconductor substrate or lower. The doping concentration at the shallowest concentration peak may be lower than a reference carrier concentration obtained when current that is 1/10 of rated current flows between an upper surface and the lower surface of the semiconductor substrate.
    Type: Grant
    Filed: September 28, 2021
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Takahiro Tamura, Yuichi Onozawa
  • Patent number: 11891911
    Abstract: Provided is a corrosive environment monitoring device capable of monitoring the condition of a turbine for a long period of time without corrosion damage to a sensor caused by turbine steam. A corrosive environment monitoring device 10 includes: a steam extraction part 11 that extracts steam from inside of a casing 21 of a steam turbine 22 to outside thereof; a condensed water storage part 12 that stores therein condensed water produced by condensation of steam passing through the steam extraction part; and a corrosion factor sensor part 13 that detects properties of the condensed water. The condensed water storage part 12 includes a gap simulation part that simulates a gap inside the turbine and has a predetermined gap capable of storing the condensed water therein, and an annular channel formed on an outer periphery side of the gap simulation part.
    Type: Grant
    Filed: July 26, 2022
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yohsuke Abe, Sakae Izumi, Yoshihiro Sakai
  • Patent number: 11894837
    Abstract: Provided is a gate driving apparatus, including: a gate driving unit for driving a gate of a switching device; a switching unit for switching a gate current of the switching device during, within a turn-on period of the switching device, at least a part of the period, which is after timing when a current starts to flow in the switching device, to a smaller current when compared to the gate current before at least a part of the period.
    Type: Grant
    Filed: March 23, 2021
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Kunio Matsubara
  • Patent number: 11890702
    Abstract: The present invention provides a highly reliable solder joint, the solder joint including a solder joint layer having a melted solder material containing Sn as a main component and further containing Ag and/or Sb and/or Cu; and a joined body including a Ni—P—Cu plating layer on a surface in contact with the solder joint layer, wherein the Ni—P—Cu plating layer contains Ni as a main component and contains 0.5% by mass or greater and 8% by mass or less of Cu and 3% by mass or greater and 10% by mass or less of P, the Ni—P—Cu plating layer has a microcrystalline layer at an interface with the solder joint layer, and the microcrystalline layer includes a phase containing microcrystals of a NiCuP ternary alloy, a phase containing microcrystals of (Ni,Cu)3P, and a phase containing microcrystals of Ni3P.
    Type: Grant
    Filed: December 28, 2020
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Hirohiko Watanabe, Shunsuke Saito, Takeshi Yokoyama
  • Patent number: 11894791
    Abstract: A control device includes a control circuit configured to control an inverter circuit that drives a motor by a plurality of switching elements coupled between DC buses, a first power supply system using a voltage source different from the DC buses as a power supply, a second power supply system using the DC buses as a power supply, and a switching circuit configured to switch a power supply system that supplies power to the control circuit from the first power supply system to the second power supply system when an abnormality in the first power supply system is detected. The control circuit continues control of the inverter circuit with a power consumption lower than that before the abnormality is detected in the first power supply system, when the abnormality is detected.
    Type: Grant
    Filed: May 25, 2022
    Date of Patent: February 6, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Masaki Hirakata
  • Publication number: 20240039390
    Abstract: A semiconductor device includes a main circuit and a control circuit. The main circuit includes a plurality of series circuits that are connected in parallel to one another. Each series circuit includes a high-side switching element and a low-side switching element that are connected in series. The control circuit includes first to third input terminals through which a serial drive signal serving as a driving signal of each high-side switching element and each low-side switching element is inputted, a first clock signal, and a second clock signal are respectively inputted, and a plurality of output terminals. The control circuit holds the serial drive signal based on the first clock signal, and based on the second clock signal outputs, to each high-side switching element and each low-side switching element, parallel signals generated from the serial drive signal.
    Type: Application
    Filed: June 29, 2023
    Publication date: February 1, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventor: Atsuya KOIKE
  • Publication number: 20240038750
    Abstract: A semiconductor module includes: first and second switching devices coupled in series; a casing housing the first and second switching devices, and having first to fourth edges respectively on first to forth edge sides thereof; positive and negative terminals provided on the first edge side of the casing; an output terminal provided on the second edge side of the casing; a first control terminal and a first sense terminal for the first switching device, and a second control terminal and a second sense terminal for the second switching device, all provided on the third edge side of the casing; first and second conductive patterns respectively coupled to the positive terminal and the output terminal, and on which the first and second switching device are respectively arranged; and a third conductive pattern coupled to the negative terminal and the second switching device, on a side corresponding to the fourth edge side.
    Type: Application
    Filed: June 28, 2023
    Publication date: February 1, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventors: Takuma SAKAI, Seiki IGARASHI
  • Publication number: 20240038851
    Abstract: A silicon carbide semiconductor device has an n-type silicon carbide semiconductor substrate, an n-type first semiconductor layer, n-type first JFET regions, a p-type second semiconductor layer, n-type first semiconductor regions, and trenches. The first semiconductor layer has an impurity concentration lower than that of the substrate. The first JFET regions are provided in a surface layer of the first semiconductor layer and have an effective donor concentration higher than that of the first semiconductor. The p-type second semiconductor layer is provided at a surface of the first semiconductor layer. The n-type first semiconductor regions are selectively provided in a surface layer of the second semiconductor layer. The trenches penetrate through the first semiconductor regions, the second semiconductor layer, and the first JFET regions. The first JFET regions are doped with an acceptor that is aluminum and a donor that is nitrogen or phosphorus.
    Type: Application
    Filed: September 28, 2023
    Publication date: February 1, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventors: Takeshi TAWARA, Shinsuke HARADA
  • Publication number: 20240038643
    Abstract: A semiconductor device includes: an isolation circuit board; a semiconductor chip provided on one main surface of the isolation circuit board; a first external terminal having a main surface and including a first snubber connecting portion rising from the main surface of the first external terminal, the first external terminal being electrically connected to the semiconductor chip; a second external terminal placed adjacent to the first external terminal, having a main surface facing the same direction as the main surface of the first external terminal, and including a second snubber connecting portion rising from the main surface of the second external terminal, the second external terminal being electrically connected to the semiconductor chip; and a capacitor having one end connected to the first snubber connecting portion and the other end connected to the second snubber connecting portion
    Type: Application
    Filed: June 29, 2023
    Publication date: February 1, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventor: Ryusuke KATO
  • Publication number: 20240039395
    Abstract: An integrated circuit for a power supply circuit that includes a detection resistor. The integrated circuit includes: a first pad; a first terminal coupled to the detection resistor, the first terminal being electrically connected to the first pad in a first case, and being electrically separated from the first pad in a second case; a first temperature detection circuit having a temperature detection element, and being configured to detect a first temperature based on a voltage of the temperature detection element; a second temperature detection circuit configured to detect a second temperature of the integrated circuit, based on a first voltage corresponding to a resistance value of the detection resistor, received through the first pad in the first case; and a circuit configured to operate based on results of detection of the second and first temperature detection circuits, respectively in the first case and in the second case.
    Type: Application
    Filed: June 27, 2023
    Publication date: February 1, 2024
    Applicant: FUJI ELECTRIC CO., LTD.
    Inventor: Yoshinori KOBAYASHI
  • Patent number: 11888035
    Abstract: The silicon carbide semiconductor device includes: a silicon carbide layer; a silicon dioxide layer provided above the silicon carbide layer and containing nitrogen; and a transition region arranged between the silicon carbide layer and the silicon dioxide layer, and containing carbon, oxygen, and nitrogen, wherein the maximum nitrogen concentration in the transition region is 1.0×1020 cm?3 or higher. The maximum nitrogen concentration in the transition region is five or more times higher than the maximum nitrogen concentration in the silicon dioxide layer.
    Type: Grant
    Filed: July 27, 2021
    Date of Patent: January 30, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Yasuyuki Kawada, Aki Takigawa
  • Patent number: 11887941
    Abstract: Provided is a semiconductor module, including: a semiconductor chip; a circuit board on which the semiconductor chip is mounted; a sealing resin including epoxy resin for sealing the semiconductor chip and the circuit board; and a reinforcing material, with a higher Young's modulus than the sealing resin, provided in close contact with the sealing resin above at least a part of the sealing resin. The semiconductor module includes a resin case for enclosing spaces for housing the semiconductor chip, wherein the sealing resin may be provided inside the resin case.
    Type: Grant
    Filed: August 24, 2021
    Date of Patent: January 30, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Tomohiro Nishimura
  • Patent number: 11887902
    Abstract: A first wiring member bends at a first bent portion in the shape of the letter “L” in a side view and includes a first horizontal portion parallel to the principal surface of a semiconductor chip and a first vertical portion perpendicular to the first horizontal portion. A second wiring member bends at a second bent portion in a direction opposite to the first wiring member in the shape of the letter “L” in the side view and includes a second horizontal portion flush with the first horizontal portion and a second vertical portion a determined distance distant from the first vertical portion and parallel to the first vertical portion. A wiring holding portion fills a gap between the first and second vertical portions and a gap between the first and second bent portions. Therefore, stress applied to the vicinity of the first or second bent portion is relaxed.
    Type: Grant
    Filed: January 27, 2022
    Date of Patent: January 30, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventor: Satoshi Kaneko
  • Patent number: 11887925
    Abstract: A capacitor includes a case including a capacitor element, a first connection terminal, a second connection terminal, and a second insulating sheet formed between the first connection terminal and the second connection terminal, and the first connection terminal, the second insulating sheet, and the second connection terminal extend to the outside from the case. A semiconductor module includes a multi-layer terminal portion in which a first power terminal, a first insulating sheet, and a second power terminal are sequentially stacked. The first power terminal includes a first bonding area electrically connected to the first connection terminal, and the second power terminal includes a second bonding area electrically connected to the second connection terminal. The first insulating sheet includes a terrace portion that extends in a direction from the second bonding area towards the first bonding area in a planar view.
    Type: Grant
    Filed: August 8, 2022
    Date of Patent: January 30, 2024
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Ryoichi Kato, Yoshinari Ikeda, Yuma Murata