Patents Assigned to Intersil
-
Patent number: 7709907Abstract: An IGFET that minimizes the effect of the dislocation at the edge of the device region by displacing the lateral edges of the source and drain regions from the adjacent edge of the opening and the dislocation. This minimizes the lateral diffusion of the source and drain impurities and the formation of metal silicides into the dislocation region. The spacing of the lateral edges of the source and drain regions from the adjacent edge of the opening and the dislocation region is produced by providing additional lateral opposed second gate regions or oxide barrier layer extending from the oxide layer into the adjacent regions of the substrate region and the first gate region extending therebetween. Both the first gate region and the two second gate regions or barrier layer are used in the self-aligned processing of the source and drain regions. The first gate region defines the length of the channel, while the two opposed second gate regions or barrier layer define the width of the channel region.Type: GrantFiled: November 7, 2005Date of Patent: May 4, 2010Assignee: Intersil Americas Inc.Inventors: Stephen Joseph Gaul, Michael D. Church, James Edwin Vinson
-
Patent number: 7710164Abstract: Circuits, methods, and apparatus that provide bootstrapped switches having improved reliability. One example improves the reliability of a discharge transistor connected to discharge the gate of a switch transistor by decreasing its operating voltage during the discharge. This example provides a discharge transistor having a first source-drain region connected to a gate of a switch transistor. Since the gate of the switch transistor can reach high voltages, if the discharge transistor's second source-drain region is instantaneously tied to ground when the switch's gate is discharged, the discharge transistor's reliability can be degraded due to hot-electron effects. Accordingly, instead of being connected to ground—or an intermediate node that quickly reaches the ground potential during gate discharge—the second source-drain region of the discharge transistor is coupled to an intermediate node that discharges to ground at a slower rate.Type: GrantFiled: June 18, 2008Date of Patent: May 4, 2010Assignee: Intersil Americas Inc.Inventor: Bhupendra Sharma
-
Publication number: 20100102791Abstract: An embodiment of a power-supply controller includes first and second circuits. The first circuit is operable to cause a first current to flow through a first phase of a power supply. And the second circuit is operable to cause the second phase of the power supply to operate in a reduced-power-dissipation mode for at least a portion of a time period during which a second current magnetically induced by the first current flows through the second phase.Type: ApplicationFiled: January 4, 2010Publication date: April 29, 2010Applicant: INTERSIL AMERICAS INC.Inventors: Jia WEI, Kun XING
-
Publication number: 20100106448Abstract: A tester is configured to access and test each redundant channel of a voter. The tester is disposed between the voter and a multitude of redundant circuits supplying redundant channel signals to the voter. The tester includes a number of input ports receiving the redundant channel signals as well as the test signals. In response to a number of logic combinations of the test signals, the voter generates output signals each corresponding to one of the redundant channel signals. In response to other logic combinations of the test signals, the voter generates a voted output signal. The voter is optionally a majority voter.Type: ApplicationFiled: October 22, 2009Publication date: April 29, 2010Applicant: INTERSIL AMERCAS INC.Inventors: Harold William Satterfield, Grady Wood
-
Patent number: 7700977Abstract: An integrated circuit includes a first and second diode connected in parallel. The first diode has a first breakdown voltage and has first P type region and first N type region adjacent to each other at the surface of the substrate of a substrate to form a lateral diode. The second diode has a second breakdown voltage less than the first breakdown voltage and has a second P type region and second N type region lateral adjacent to each other in the substrate to form a lateral diode below the surface The first and second N type regions overlap and the first and second P type region being electrically connected whereby the first and second diodes are in parallel.Type: GrantFiled: February 26, 2008Date of Patent: April 20, 2010Assignee: Intersil Americas Inc.Inventors: Michael David Church, Alexander Kalnitsky, Lawrence George Pearce, Michael Ray Jayne, Thomas Andrew Jochum
-
Publication number: 20100085027Abstract: A voltage regulator, comprising first circuitry for generating an output voltage responsive to an input voltage and a plurality of switching control signal. Switching control circuitry generates the switching control signals responsive to the output voltage and at least one of a buck ramp signal and a boost ramp signal. Voltage ramp generation circuitry generates each of the buck ramp signal and the boost ramp signal. The boost ramp signal comprises the buck ramp signal offset by the peak value of the buck ramp signal.Type: ApplicationFiled: April 24, 2009Publication date: April 8, 2010Applicant: INTERSIL AMERICAS INC.Inventor: Zaki Moussaoui
-
Publication number: 20100085028Abstract: A voltage regulator, comprises first circuitry for generating an output voltage responsive to an input voltage and a plurality of switching control signal. Switching control circuitry generates the switching control signals responsive to the output voltage and at least one of a buck ramp signal and a boost ramp signal. Voltage ramp generation circuitry generates each of the buck ramp signal and the boost ramp signal. The boost ramp signal comprises the buck ramp signal offset by the peak value of the buck ramp signal.Type: ApplicationFiled: November 3, 2009Publication date: April 8, 2010Applicant: INTERSIL AMERICAS INC.Inventor: ZAKI MOUSSAOUI
-
Publication number: 20100085024Abstract: An embodiment of a power-supply controller includes a control circuit and a detection circuit. The control circuit has a signal characteristic, and is operable in response to a regulated output signal and a reference signal to cause at least one power-supply phase to generate the regulated output signal. The detection circuit is operable to detect a change in the regulated output signal, and to alter the signal characteristic of the control circuit in response to the detected change.Type: ApplicationFiled: July 6, 2009Publication date: April 8, 2010Applicant: INTERSIL AMERICAS INC.Inventors: Michael Jason Houston, Shawn Evans
-
Publication number: 20100085029Abstract: A DC/DC converter comprising voltage conversion circuitry for generating a regulated output voltage responsive to an input current and at least one switching control signal. A current control loop generates the at least one switching control signal to limit an input current responsive to the input current, a reference voltage and a slope signal injected with the reference voltage.Type: ApplicationFiled: April 23, 2009Publication date: April 8, 2010Applicant: INTERSIL AMERICAS INC.Inventor: Manjing Xie
-
Patent number: 7692450Abstract: A bi-directional buffer is connected between a first node and a second node, wherein the first node is connected by a first pull-up resistor to a first voltage supply rail, and the second node is connected by a second pull-up resistor to a second voltage supply rail. In an embodiment, the bi-directional buffer is enabled when a voltage of the first node does not exceed a first threshold voltage, and/or a voltage of the second node does not exceed a second threshold voltage. However, when the voltage of the first node exceeds the first threshold voltage, and the voltage of the second node exceeds the second threshold voltage, the bi-directional buffer is disabled, which disconnects the first and second nodes. This allows the first node to be pulled up to the first voltage supply rail, and the second node to be pulled up to the second voltage supply rail.Type: GrantFiled: May 20, 2008Date of Patent: April 6, 2010Assignee: Intersil Americas Inc.Inventor: Anatoly Aranovsky
-
Publication number: 20100079175Abstract: A phase doubler driver circuit includes a first input for receiving a input PWM drive signal. First control logic generates a first output PWM drive signal and a second output PWM drive signal responsive to the input PWM drive signal. In a first mode of operation, alternating pulses of the input PWM drive are output as the first output PWM drive signal and the second PWM output drive signal respectively. In a second mode of operation, the input PWM drive signal is provided as the first output PWM drive signal when a second phase current associated with the second output PWM drive signal exceeds a first phase current associated with the first output PWM drive signal and the input PWM drive signal is provided as the second output PWM drive signal when the phase current associated with the first output PWM signal exceed the phase current associated with the second output PWM signal.Type: ApplicationFiled: April 24, 2009Publication date: April 1, 2010Applicant: INTERSIL AMERICAS INC.Inventors: Weihong Qiu, Chun Cheung, Emil Chen, Paul Sferrazza, Robert Isham
-
Patent number: 7686508Abstract: Methods and systems for producing a digital temperature reading are provided. In an embodiment, one or more current sources and one or more switches are used to selectively provide a first amount of current (I1) and a second amount of current (I2) to the emitter of a transistor (Q1), during different time slots of a time period, to thereby produce a first base-emitter voltage (Vbe1) and a second base-emitter voltage (Vbe2), where I1=I2*M, and M is a known constant. An analog-to-digital converter (ADC) digitizes analog signals representative of the magnitudes Vbe1 and Vbe2. A difference is determined between the magnitudes of Vbe1 and Vbe2. A digital calculator produces a digital temperature reading (DTR) based on the difference between the magnitudes of Vbe1 and Vbe2.Type: GrantFiled: October 21, 2006Date of Patent: March 30, 2010Assignee: Intersil Americas Inc.Inventors: Xijian Lin, Phillip J. Benzel
-
Patent number: 7688627Abstract: A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the drain region of the memory transistor in each of the memory cells in a respective column. A plurality of high voltage access transistors are each electrically connected to a bit line in the first set of bit lines. A second set of bit lines are each electrically connected to the source region of the memory transistor in each of the memory cells in a respective column.Type: GrantFiled: September 25, 2007Date of Patent: March 30, 2010Assignee: Intersil Americas Inc.Inventors: Hosam Haggag, Alexander Kalnitsky, Edgardo Laber, Prabhjot Singh, Michael D. Church
-
Patent number: 7687336Abstract: A method of forming a MOSFET is provided. The method comprises forming a relatively thin layer of dielectric on a substrate. Depositing a gate material layer on the relatively thin layer of dielectric. Removing portions of the gate material layer to form a first and second gate material regions of predetermined lateral lengths. Introducing a first conductivity type dopant in the substrate to form a top gate using first edges of the first and second gate material regions as masks, Introducing a second conductivity dopant of high dopant density in the substrate to form a drain region adjacent the surface of the substrate using a second edge of the second gate material region as a mask to form a first edge of the drain region, wherein a spaced distance between the top gate and the drain region is determined by the lateral length of the second gate material region.Type: GrantFiled: March 28, 2008Date of Patent: March 30, 2010Assignee: Intersil Americas Inc.Inventor: James D. Beasom
-
Publication number: 20100073037Abstract: An external resistive element is used to provide a substantially constant output impedance for multiple drivers disposed on an IC. The drivers may operate at different supply voltages. Accordingly, the parameters which depend on the driver output impedance, such as rise/fall time, propagation delay, and the like are made substantially constant and independent of the semiconductor process variations, operating supply voltages, and the temperature. The substantially constant output impedance maintains the stability of the crossing point of a true and its complementary clock signal in high-speed applications, such as in the drivers used in charge-coupled devices. A number of feedback loops are used together with the external resistive element to achieve the substantially constant output impedance. The feedback loops compensate for the ageing effects, temperature gradients and changes in the operating conditions of the IC.Type: ApplicationFiled: April 7, 2009Publication date: March 25, 2010Applicant: Intersil Americas Inc.Inventor: Lokesh Kumath
-
Publication number: 20100072964Abstract: A voltage regulation circuit includes a power stage for generating a regulated output voltage responsive to an input voltage and at least one PWM signal. A voltage divider circuit is connected to the output of the power stage and generates a feedback voltage. First circuitry generates the at least one PWM signal responsive to a voltage error signal, a filtered output voltage signal and a ramp voltage signal. The filtered output voltage is used for substantially removing loop gain change caused by the voltage divider circuit. A voltage compensation circuit generates the voltage error signal responsive to a feedback voltage and a reference voltage.Type: ApplicationFiled: August 11, 2009Publication date: March 25, 2010Applicant: INTERSIL AMERICAS INC.Inventors: WEIHONG QIU, SHANGYANG XIAO, NATTORN PONGRATANANKUL
-
Publication number: 20100074070Abstract: A configurable photo detector circuit comprises a photo detector array including a plurality of photo detectors coupled to a plurality of amplifiers. A method for programming a detection pattern of the configurable photo detector circuit comprises selecting a first detection pattern for the photo detector array, generating first signals to create the first selected detection pattern, and applying the first generated signals to the photo detector circuit to implement the first selected detection pattern.Type: ApplicationFiled: November 30, 2009Publication date: March 25, 2010Applicant: INTERSIL AMERICAS INC.Inventors: Dong Zheng, Daryl Chamberlain
-
Publication number: 20100066448Abstract: A power supply with and input and output includes an amplifier configured to set an output voltage of the power supply output equal to a fixed input voltage for the power supply. The power supply has a first output stage coupled to the amplifier and configured to source and sink current at the output of the power supply between a first voltage rail and a third voltage rail. The power supply has a second output stage coupled to the amplifier and configured to source and sink current to the output of the power supply between a second voltage rail and the third voltage rail. A selection device is configured to enable the first and second output stages based on a selection input signal. The selection device is situated outside of the first and the second output stages.Type: ApplicationFiled: March 20, 2009Publication date: March 18, 2010Applicant: INTERSIL AMERICAS INC.Inventors: Patrick G. Sullivan, Steven R. Bristow, William Robert Creek, Jeffrey Allen King
-
Publication number: 20100066338Abstract: A voltage regulator includes an upper switching transistor connected between an input voltage node and a phase node. A lower switching transistor is connected between the phase node and ground. An output filter is connected between the phase node and an output voltage node. A PWM control circuit generates an PWM control signal responsive to a feedback voltage. An upper gate control circuit controls operation of the upper switching transistor responsive to the PWM control signal. A lower gate control circuit controls operation of the lower switching transistor responsive to the PWM control signal and a ramp voltage signal. The lower gate control circuit linearly increases a lower gate control signal from 0 to (1-D), where D=the duty cycle, to transition the voltage regulator for diode emulation mode of operation to synchronous mode of operation responsive to a first pulse in the PWM control signal.Type: ApplicationFiled: September 11, 2009Publication date: March 18, 2010Applicant: INTERSIL AMERICAS INC.Inventor: ZAKI MOUSSAOUI
-
Publication number: 20100066323Abstract: A voltage regulator comprises switching circuitry for generating a phase voltage at a phase node responsive to an input voltage and switching control signals. An inductor is connected to the phase node and an output voltage node. A capacitor is connected between the output voltage node and ground. An error amplifier generates an error voltage responsive to an output voltage from the output voltage node and a reference voltage. Switching control circuitry generates switching control signals to the switching circuitry responsive to the error voltage, a ramp voltage and an established voltage level. The switching control circuitry operates the voltage regulator in a pulse frequency modulation mode of operation after sampling the error voltage and setting the established voltage level and exits the pulse frequency modulation mode of operation when the error voltage falls below the established voltage level.Type: ApplicationFiled: July 21, 2009Publication date: March 18, 2010Applicant: INTERSIL AMERICAS INC.Inventor: Zaki MOUSSAOUI