Patents Assigned to NXP
-
Patent number: 11782127Abstract: Various embodiments relate to a method and system for stopping a target detection greedy algorithm used in a radar system having a sparse array, including: running an iteration of the target detection greedy algorithm on signals received by the sparse array; adding a complex DC component to a residue produced by the target detection greedy algorithm; estimating the variance of the noise in the received signal; testing a first null hypothesis using the estimate of the variance of noise in the received signal and the average of the square magnitude of the complex data of the received signal; and stopping the target detection greedy algorithm when the first null hypothesis test passes.Type: GrantFiled: April 9, 2021Date of Patent: October 10, 2023Assignee: NXP USA, Inc.Inventor: Filip Alexandru Rosu
-
Patent number: 11783055Abstract: A data processing system includes a rich execution environment, a hardware accelerator, a trusted execution environment, and a memory. The REE includes a processor configured to execute an application. A compute kernel is executed on the hardware accelerator and the compute kernel performs computations for the application. The TEE provides relatively higher security than the REE and includes an accelerator controller for controlling operation of the hardware accelerator. The memory has an unsecure portion coupled to the REE and to the TEE, and a secure portion coupled to only the TEE. The secure portion is relatively more secure than the unsecure portion. Data that is to be accessed and used by the hardware accelerator is stored in the secure portion of the memory. In another embodiment, a method is provided for securely executing an application is the data processing system.Type: GrantFiled: October 26, 2020Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Jan Hoogerbrugge, Wilhelmus Petrus Adrianus Johannus Michiels, Ad Arts
-
Patent number: 11784578Abstract: An electronic circuit is provided. The electronic circuit includes a full-bridge rectifier, a spurious tone detection circuit, and a controller. The rectifier circuit has a plurality of switching elements and first and second radio frequency (RF) terminals. The spurious tone detection circuit has a non-linear circuit element and is coupled between the first RF terminal and a first reference terminal. The spurious tone detection circuit provides a non-zero direct current (DC) voltage in response to detecting harmonic tones at the first RF terminal of the full-bridge rectifier circuit. The controller is coupled to the plurality of switching elements. The controller is for controlling the operation of the plurality of switching elements based at least in part on detecting the harmonic tones. In one embodiment, the electronic circuit may be a wireless charging receiver. In another embodiment, a method for detecting harmonic tones in the electronic device is provided.Type: GrantFiled: January 28, 2022Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Daniel Lopez-Diaz, Peter Thüringer, Pierluigi Cavallini, Hubert Watzinger
-
Patent number: 11784112Abstract: An integrated circuit package is formed by positioning an integrated circuit die on a die pad of a leadframe; connecting a bond wire between the die and a bond pad of the leadframe; encapsulating the bond wire, die, and bond pad with an encapsulant material to form a first mold cap of the integrated circuit package; after the encapsulating, bending one or more leads of the leadframe to form one or more bent leads; and encapsulating the first mold cap and a portion of a bend of the one or more bent leads with the encapsulant material to form a second mold cap.Type: GrantFiled: August 30, 2021Date of Patent: October 10, 2023Assignee: NXP USA, Inc.Inventors: Jian Song, Jun Li, Xingshou Pang, Mingchuan Han, Jinzhong Yao, Xuesong Xu
-
Patent number: 11782126Abstract: A mechanism is provided for estimating mounting orientation yaw and pitch of a radar sensor without need of prior knowledge or information from any other sensor on an automobile. Embodiments estimate the sensor heading (e.g., azimuth) due to movement of the automobile from radial relative velocities and azimuths of radar target detections. This can be performed at every system cycle, when a new radar detection occurs. Embodiments then can estimate the sensor mounting orientation (e.g., yaw) from multiple sensor heading estimations. For further accuracy, embodiments can also take into account target elevation measurements to either more accurately determine sensor azimuth and yaw or to also determine mounting pitch orientation.Type: GrantFiled: February 24, 2021Date of Patent: October 10, 2023Assignee: NXP B.V.Inventor: Lars van Meurs
-
Patent number: 11784610Abstract: Embodiments of a device and method are disclosed. In an embodiment, a Doherty amplifier module includes a first amplifier die with a first output terminal, a second amplifier die with a second output terminal, and a wideband impedance inverter circuit electrically coupled between the first and second output terminals. The wideband impedance inverter circuit includes a network of capacitors, the network of capacitors including at least a series capacitor having a positive capacitance, a first shunt circuit having a first negative capacitance, and a second shunt circuit having a second negative capacitance.Type: GrantFiled: March 3, 2021Date of Patent: October 10, 2023Assignee: NXP USA, Inc.Inventors: Anthony Lamy, Olivier Lembeye
-
Patent number: 11782744Abstract: A data processing system has a processor, a system memory, and a hypervisor. The system memory stores program code and data in a plurality of memory pages. The hypervisor controls SLAT (second level address translation) read, write, and execute access rights of the plurality of memory pages. A portion of the plurality of memory pages are classified as being in a secure enclave portion of the system memory and a portion is classified as being in an unsecure memory area. The portion of the memory pages classified in the secure enclave is encrypted and a hash is generated for each of the memory pages. During an access of a memory page, the hypervisor determines if the accessed memory page is in the secure enclave or in the unsecure memory area based on the hash. In another embodiment, a method for accessing a memory page in the secure enclave is provided.Type: GrantFiled: October 8, 2020Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Jan Hoogerbrugge, Wilhelmus Petrus Adrianus Johannus Michiels
-
Patent number: 11784857Abstract: Various embodiments relate to an adaptive linear driver, including: a continuous time linear equalizer (CTLE); a programmable transmit driver coupled with an output of the CTLE, wherein the transmit driver includes a first control port configured to receive a first control signal configured to adjust the output level of the programmable transmit driver; an output comparator coupled to an output of the programmable transmit driver, wherein the output comparator is configured to compare the output of the programmable transmit driver with a reference signal and to produce a first comparison signal; and a controller coupled to the output comparator and the first control port, wherein the controller produces a first control signal based upon the first comparison signal.Type: GrantFiled: April 18, 2022Date of Patent: October 10, 2023Assignee: NXP USA, Inc.Inventors: Siamak Delshadpour, Peng Yan
-
Patent number: 11783057Abstract: A method is provided for secure provisioning of a device. In the method, a plurality of integrated circuit (IC) devices is manufactured by a first entity for use in the device. The first entity provides signed provisioning software and stores in at least one provisioning IC device one or more keys used for provisioning the plurality of ICs. The provisioning device with the signed provisioning software is provided to a second entity. The second entity verifies the provisioning software using a stored key. The provisioning software encrypts provisioning assets provided by the second entity and provides the encrypted provisioning assets to the third entity. The signed provisioning software is provided to a third entity by the first entity. During manufacturing of the manufactured products by the third entity, the provisioning software verifies and decrypts the encrypted provisioning assets of the second entity to provision all the plurality of IC devices.Type: GrantFiled: August 24, 2021Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Björn Fay, Miroslav Knezevic, Durgesh Pattamatta, Alexander Vogt
-
Patent number: 11784681Abstract: In accordance with a first aspect of the present disclosure, a communication device is provided, comprising: a first antenna configured to receive and transmit a first set of near field communication (NFC) signals, wherein said first set of NFC signals relates to NFC transactions; a second antenna configured to receive and transmit a second set of NFC signals, wherein said second set of NFC signals relates to wireless charging operations; a controller; a first interface between the controller and the first and second antenna, the first interface comprising an antenna selection unit configured to select the first antenna or the second antenna in response to a selection signal received from said controller; a second interface between the controller and the first antenna; wherein the controller is configured to detect whether an external communication device is within communication range of the first antenna using the second interface.Type: GrantFiled: March 22, 2021Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Markus Wobak, Ulrich Neffe
-
Patent number: 11783990Abstract: In an embodiment, an integrated circuit die includes a semiconductor substrate, patterned metal layers compiled over the semiconductor substrate, and a tapered multipath inductor formed in the patterned metal layers. The tapered multipath inductor includes, in turn, an inductor input terminal, an inductor output terminal, and N number of parallel inductor tracks electrically coupled between the inductor input terminal and the inductor output terminal. The parallel inductor tracks wind or wrap around an inductor centerline to define a plurality of multipath inductor windings including an innermost winding and an outermost winding. The parallel inductor tracks further vary in track width when progressing from the outermost winding to the innermost winding of the plurality of multipath inductor windings.Type: GrantFiled: March 30, 2022Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Thomas Jan Hoen, Yanyu Jin, Anne Johan Annema, Jos Verlinden
-
Patent number: 11784236Abstract: Methods of fabricating a semiconductor device include providing a semiconductor substrate that includes a plurality of epitaxial layers, including a channel layer and a permanent cap over the channel layer, where the permanent cap defines an upper surface of the semiconductor substrate, and forming a sacrificial cap over the permanent cap in an active region of the device, where the sacrificial cap comprises a semiconductor material that includes aluminum. The method also includes forming one or more current carrying regions (e.g., source and drain regions) in the semiconductor substrate in the active region of the device by performing an ion implantation process to implant ions through the sacrificial cap, and into the semiconductor substrate, completely removing the sacrificial cap in the active region of the device, while refraining from removing the permanent cap, and forming one or more current carrying contacts over the one or more current carrying regions.Type: GrantFiled: September 29, 2020Date of Patent: October 10, 2023Assignee: NXP USA, Inc.Inventors: Jenn Hwa Huang, Yuanzheng Yue, Bruce Mcrae Green, Karen Elizabeth Moore, James Allen Teplik
-
Patent number: 11784651Abstract: An oscillator provides a plurality of clock signals, including a first clock signal having a first frequency and a first period, wherein each clock signal has the first frequency and is phase shifted from the first clock signal by an integer times a predetermined fractional amount of the first period. A multiphase frequency divider receives the plurality of clock signals and provides a divided clock output, and includes an integer frequency divider which provides the divided clock output based on a modified clock input and a clock selector which provides a current clock as the modified clock input during a first portion of the divided clock output and a next clock as the modified clock input during a subsequent portion of the divided clock output. The next clock is selected from the plurality of clock signals based on a selected fractional phase shift amount indicated by a sigma-delta modulator.Type: GrantFiled: October 27, 2021Date of Patent: October 10, 2023Assignee: NXP B.V.Inventors: Ravichandar Reddy Geetla, Deependra Kumar Jain, Gaurav Agrawal, Ravi Kumar
-
Publication number: 20230314560Abstract: A vehicle radar system, apparatus and method use a radar control processing unit to generate a target response signal in at least a first dimension from compressed radar data signals and to perform cell-averaging constant false alarm rate (CA-CFAR) target detection by convolving the target response signal with a weighted kernel window signal in a frequency domain using a Fast Fourier Transform hardware accelerator, an element-wise multiplier, and an Inverse Fast Fourier Transform hardware accelerator to generate an output signal having a sign that indicates a target detection decision.Type: ApplicationFiled: April 1, 2022Publication date: October 5, 2023Applicant: NXP B.V.Inventors: Ryan Haoyun Wu, Satish Ravindran, Maik Brett
-
Patent number: 11774517Abstract: Various embodiments relate to a detector circuit, including: a voltage source configured to produce a first voltage on a first output, a second voltage on a second output, and third voltage on a third output, wherein the first voltage is greater than the second voltage and the second voltage is greater than the third voltage; a first switch connected to the second output; a sampling capacitor connected to the switch, wherein the sampling capacitor is charged by the voltage source when the switch is closed; a first comparator with one input connected to the first output and a second input connected to the sampling capacitor; a second comparator with one input connected to the third output and a second input connected to the sampling capacitor; a multiplexer with a plurality of inputs configured to be connected to a plurality of terminals of an external circuit and an output connected to the sampling capacitor, the first input of the first comparator, and the first input of the second comparator; and a controllType: GrantFiled: November 3, 2021Date of Patent: October 3, 2023Assignee: NXP B. V.Inventors: Costantino Ligouras, Harry Neuteboom, Sergio Andrés Rueda Gómez, Dave Sebastiaan Kroekenstoel, Peng Zhao
-
Patent number: 11777002Abstract: A transistor includes a trench formed in a semiconductor substrate with the trench having a first sidewall and a second sidewall. A gate region includes a conductive material filled in the trench. A drift region having a first conductivity type is formed in the semiconductor substrate adjacent to the second sidewall. A drain region is formed in the drift region and separated from the second sidewall by a first distance. A dielectric layer is formed at the top surface of the semiconductor substrate covering the gate region and the drift region between the second sidewall and the drain region. A field plate is formed over the dielectric layer and isolated from the conductive material and the drift region by way of the dielectric layer.Type: GrantFiled: December 6, 2021Date of Patent: October 3, 2023Assignee: NXP USA, INC.Inventors: Saumitra Raj Mehrotra, Bernhard Grote, Ljubo Radic
-
Patent number: 11775310Abstract: A processing system includes a system interconnect, a processor coupled to communicate with other components in the processing system through the system interconnect, distributed general purpose registers (GPRs) in the processing system wherein a first subset of the distributed GPRs is located in the processor and a second subset of the distributed GPRs is located in the processing system and external to the processor, and a first set of conductors directly connected between the processor and the second subsets of the distributed GPRs. An instruction execution pipeline in the processor accesses any register in the first and second subsets of the distributed GPRs as part of the processor's GPRs during instruction execution in the processor, in which the second subset of the distributed GPRs is accessed through the first conductor.Type: GrantFiled: November 16, 2021Date of Patent: October 3, 2023Assignee: NXP B.V.Inventors: Michael Andrew Fischer, Kevin Bruce Traylor
-
Patent number: 11777538Abstract: An electronic circuit includes a differential output circuit that produces a differential output signal at a differential output. A primary winding of a balun has a first balun terminal coupled to a first differential output terminal, and a second balun terminal coupled to a second differential output terminal. A configurable harmonic reduction circuit includes first and second configurable shunt capacitance circuits coupled between the first differential output terminal or the second differential output terminal, respectively, and a ground reference node. A control circuit receives tuning data associated with a calibrated tuning state. The tuning data indicates a first and second calibrated capacitance values, which are unequal, for the first and second configurable shunt capacitance circuits, respectively.Type: GrantFiled: January 28, 2022Date of Patent: October 3, 2023Assignee: NXP USA, Inc.Inventors: Sai-Wang Tam, Xiao Xiao, Alden C Wong, Ovidiu Carnu
-
Patent number: 11777204Abstract: A package includes an integrated circuit, IC, die having circuitry configured to generate signalling for transmission to a waveguide and/or receive signalling from a waveguide via a launcher. The die is coupled to an interconnect layer extending out from a footprint of the die. The launcher is formed in a launcher-substrate, separate from the die. The launcher is coupled to the die to pass the signalling therebetween by a connection in the interconnect layer. The launcher includes a launcher element mounted in a first plane within the launcher-substrate and a waveguide-cavity including a ground plane arranged opposed to and spaced from the first plane. The waveguide-cavity is further defined by at least one side wall extending from the ground plane towards the first plane. The die and launcher are at least partially surrounded by mould material of the package.Type: GrantFiled: November 2, 2021Date of Patent: October 3, 2023Assignee: NXP B.V.Inventors: Giorgio Carluccio, Michael B. Vincent, Maristella Spella, Antonius Johannes Matheus de Graauw, Harshitha Thippur Shivamurthy
-
Patent number: 11775467Abstract: A transaction ordering system is configured to order various transactions initiated by one device for execution with another device. The transaction ordering system includes ordering circuitry that is configured to generate two pointer values such that one pointer value corresponds to a transaction identifier (ID) of a transaction that is to be processed, and another pointer value corresponds to a transaction ID of a latest initiated transaction. Based on the two pointer values, the ordering circuitry orders the transactions such that if a first transaction is initiated before a second transaction, a set of data packets associated with the first transaction is transmitted to the transaction initiating device before a set of data packets associated with the second transaction is transmitted.Type: GrantFiled: January 14, 2021Date of Patent: October 3, 2023Assignee: NXP USA, Inc.Inventors: Arvind Kaushik, Puneet Khandelwal