Patents Assigned to ROHM Co., Ltd.
  • Patent number: 11823819
    Abstract: A resistor includes a first insulator, a resistive body, a second insulator, a pair of electrodes, and a covering body. The first insulator has a first obverse surface facing in a thickness direction thereof. The resistive body is provided on the first obverse surface. The second insulator covers the resistive body. The pair of electrodes are electrically connected to the resistive body at both sides in a first direction perpendicular to the thickness direction. The covering body is formed on at least one of the first insulator and the second insulator. The covering body has electrical conductivity. The first layer is in contact with at least one of the first insulator and the second insulator.
    Type: Grant
    Filed: April 19, 2022
    Date of Patent: November 21, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Kosaku Tanaka
  • Publication number: 20230369365
    Abstract: A light receiving element array includes a substrate and a laminated semiconductor structure that is formed on the substrate. The laminated semiconductor structure includes a light absorbing layer that is disposed above the substrate and a plurality of window layers of a first conductivity type that are formed apart from each other on the light absorbing layer. Inside the laminated semiconductor structure, there is formed, for each window layer, a first of second conductivity type region that extends into the light absorbing layer from a surface of the window layer at an opposite side to the light absorbing layer. Inside the light absorbing layer, there is formed a second of second conductivity type region that is disposed such as to surround each of the plurality of window layers in plan view and extends from a surface of the light absorbing layer at an opposite side to the substrate toward a surface of the light absorbing layer at the substrate side.
    Type: Application
    Filed: July 27, 2023
    Publication date: November 16, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Toshikazu MUKAI, Yoichi MUGINO, Yohei ITO
  • Publication number: 20230370064
    Abstract: A gate driver includes a low-voltage circuit configured to be actuated by application of a first voltage and a high-voltage circuit configured to be actuated by application of a second voltage that is higher than the first voltage. The gate driver also includes a transformer and a capacitor connected in series to the transformer. The low-voltage circuit and the high-voltage circuit are connected by the transformer and the capacitor and configured to transmit a signal through the transformer and the capacitor.
    Type: Application
    Filed: July 26, 2023
    Publication date: November 16, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Keiji WADA, Bungo TANAKA, Kosei OSADA
  • Publication number: 20230369412
    Abstract: A semiconductor substrate (1) disclosed herein includes: an SiC single crystal substrate (10SB); a graphene layer (11GR) disposed on an Si plane of the SiC single crystal substrate (10SB); an SiC epitaxial growth layer (12RE) disposed above the SiC single crystal substrate (10SB) via the graphene layer (11GR); and a polycrystalline Si layer (15PS) disposed on an Si plane of the SiC epitaxial growth layer (12RE). The semiconductor substrate may include a graphite substrate or an silicon substrate disposed on a polycrystalline Si layer (15PS). The semiconductor substrate may further include an SiC polycrystalline growth layer (18PC) disposed on a C plane of the SiC epitaxial growth layer (12RE). Consequently, the present disclosure provides a low-cost and high-quality semiconductor substrate and a fabrication method thereof.
    Type: Application
    Filed: July 24, 2023
    Publication date: November 16, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Makoto TAKAMURA, Takuji MAEKAWA, Mitsuru MORIMOTO, Noriyuki MASAGO, Takayasu OKA
  • Publication number: 20230369400
    Abstract: A semiconductor substrate (1) according to an embodiment includes: a hexagonal SiC single crystal layer (13I); an SiC epitaxial growth layer (12E) disposed on an Si plane of an SiC single crystal layer (13I); and an SiC polycrystalline growth layer (18PC) disposed on a C plane opposite to the Si plane of the SiC single crystal layer (13I). The SiC single crystal layer (13I) includes a single crystal SiC thin layer (10HE) obtained by weakening the hydrogen ion implantation layer (10HI), and a phosphorus ion implantation layer (10PI). The phosphorus ion implantation layer (10PI) is disposed between the single crystal SiC thin layer (10HE) and the SiC polycrystalline growth layer (18PC). Consequently, the present disclosure provides a low-cost and high-quality semiconductor substrate and a fabrication method thereof.
    Type: Application
    Filed: July 21, 2023
    Publication date: November 16, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Makoto TAKAMURA, Takuji MAEKAWA, Mitsuru MORIMOTO, Noriyuki MASAGO, Takayasu OKA
  • Publication number: 20230369392
    Abstract: A semiconductor device includes a chip which has a first main surface on one side and a second main surface on the other side and which includes an active surface set at an inner portion of the first main surface and an outside surface set at a peripheral edge portion of the first main surface, a functional device which is formed at the active surface side, a projecting structure which includes an inorganic substance and projects at the outside surface side, and an organic film which covers the projecting structure.
    Type: Application
    Filed: November 4, 2021
    Publication date: November 16, 2023
    Applicant: ROHM CO., LTD.
    Inventor: Yuki NAKANO
  • Patent number: 11817487
    Abstract: A semiconductor device of the present invention includes a gate electrode buried in a gate trench of a first conductivity-type semiconductor layer, a first conductivity-type source region, a second conductivity-type channel region, and a first conductivity-type drain region formed in the semiconductor layer, a second trench selectively formed in a source portion defined in a manner containing the source region in the surface of the semiconductor layer, a trench buried portion buried in the second trench, a second conductivity-type channel contact region selectively disposed at a position higher than that of a bottom portion of the second trench in the source portion, and electrically connected with the channel region, and a surface metal layer disposed on the source portion, and electrically connected to the source region and the channel contact region.
    Type: Grant
    Filed: November 23, 2021
    Date of Patent: November 14, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Yuki Nakano
  • Patent number: 11817376
    Abstract: A semiconductor device includes: a first transistor provided with an electron transit layer made of a nitride semiconductor, a first gate electrode, a first source electrode, and a first drain electrode; and a second transistor that includes a second gate electrode, a second source electrode, and a second drain electrode. The first gate electrode and the second drain electrode are electrically connected to each other, while the first source electrode and the second source electrode are not electrically connected to each other.
    Type: Grant
    Filed: August 5, 2022
    Date of Patent: November 14, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Hirotaka Otake
  • Patent number: 11817439
    Abstract: A semiconductor device includes a substrate having a main surface, a plurality of first wirings, each having a first embedded part embedded in the substrate and exposed from the main surface, and a mounted part which is in contact with the main surface and is connected to the first embedded part, a semiconductor element having an element rear surface and a plurality of electrodes bonded to the mounted parts, a plurality of second wirings, each having a second embedded part embedded in the substrate and exposed from the main surface and a columnar part protruding from the second embedded part in the thickness direction, and being located outward from the semiconductor element as viewed in the thickness direction; and a passive element located on the side facing the main surface in the thickness direction more than the semiconductor element, and electrically connected to the plurality of second wirings.
    Type: Grant
    Filed: November 15, 2021
    Date of Patent: November 14, 2023
    Assignee: ROHM CO., LTD.
    Inventors: Isamu Nishimura, Mamoru Yamagami
  • Publication number: 20230361773
    Abstract: A gate driver configured to apply a drive voltage signal to a gate of a switching element includes a low-voltage circuit chip and a high-voltage circuit chip. The low-voltage circuit chip includes a low-voltage circuit configured to be actuated by application of a first voltage. The high-voltage circuit chip includes a high-voltage circuit configured to be actuated by application of a second voltage that is higher than the first voltage. The gate driver further includes multiple transformer chips connected in series to each other. The low-voltage circuit chip and the high-voltage circuit chip are connected by the multiple transformer chips and configured to transmit a signal through the multiple transformer chips.
    Type: Application
    Filed: July 21, 2023
    Publication date: November 9, 2023
    Applicant: ROHM CO., LTD.
    Inventor: Kosei OSADA
  • Publication number: 20230361210
    Abstract: A semiconductor device includes a semiconductor layer having a first surface and a second surface, a unit cell including a diode region of a first conductivity type formed in a surface layer portion of the first surface of the semiconductor layer, a well region of a second conductivity type formed in the surface layer portion of the first surface of the semiconductor layer along a peripheral edge of the diode region, and a first conductivity type region formed in a surface layer portion of the well region, a gate electrode layer facing the well region and the first conductivity type region through a gate insulating layer and a first surface electrode covering the diode region and the first conductivity type region on the first surface of the semiconductor layer, and forming a Schottky junction with the diode region and an ohmic junction with the first conductivity type region.
    Type: Application
    Filed: July 17, 2023
    Publication date: November 9, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Takui SAKAGUCHI, Masatoshi AKETA, Yuki NAKANO
  • Patent number: 11810881
    Abstract: A semiconductor device includes an insulating layer, a barrier electrode layer formed on the insulating layer, a Cu electrode layer that includes a metal composed mainly of copper and that is formed on a principal surface of the barrier electrode layer, and an outer-surface insulating film that includes copper oxide, that coats an outer surface of the Cu electrode layer, and that is in contact with the principal surface of the barrier electrode layer.
    Type: Grant
    Filed: December 1, 2022
    Date of Patent: November 7, 2023
    Assignee: ROHM CO., LTD.
    Inventors: Bungo Tanaka, Keiji Wada, Satoshi Kageyama
  • Patent number: 11810855
    Abstract: An electronic component includes a lower insulating layer, an upper insulating layer formed on the lower insulating layer, a first via electrode embedded in the lower insulating layer, a second via electrode embedded in the lower insulating layer at an interval from the first via electrode, and a resistance layer that is made of a metal thin film, is interposed in a region between the lower insulating layer and the upper insulating layer, and is electrically connected to the first via electrode and the second via electrode.
    Type: Grant
    Filed: June 10, 2021
    Date of Patent: November 7, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Bungo Tanaka
  • Patent number: 11811365
    Abstract: Terahertz device includes first resin layer, columnar conductor, wiring layer, terahertz element, second resin layer, and external electrode. Resin layer includes first resin layer obverse face and first resin layer reverse face. Columnar conductor includes first conductor obverse face and first conductor reverse face, penetrating first resin layer in z-direction. Wiring layer spans between first resin layer obverse face and first conductor obverse face. Terahertz element includes element obverse face and element reverse face, and converts between terahertz wave and electric energy. Second resin layer includes second resin layer obverse face and second resin layer reverse face, and covers wiring layer and terahertz element. External electrode, disposed offset in a direction first resin layer reverse face faces with respect to first resin layer, is electrically connected to columnar conductor. Terahertz element is conductively bonded to wiring layer.
    Type: Grant
    Filed: June 3, 2022
    Date of Patent: November 7, 2023
    Assignee: ROHM CO., LTD.
    Inventors: Kazuisao Tsuruda, Hideaki Yanagida
  • Patent number: 11810697
    Abstract: A resistor includes a resistive element including a first surface and a second surface; a protective film having electrical insulating properties disposed on the first surface; and a pair of electrodes in contact with the resistive element. The protective film includes a first outer edge and a second outer edge. The resistive element includes a first slit and a second slit extending from the first surface through to the second surface and extending in the second direction. The first slit is located closest to the first outer edge; and the second slit is located closest to the second outer edge. As viewed in the thickness direction, a first distance from the first outer edge to the first slit and a second distance from the second outer edge to the second slit together have a length 15% or greater of a dimension of the protective film in the first direction.
    Type: Grant
    Filed: May 8, 2020
    Date of Patent: November 7, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Atsuki Yakata
  • Patent number: 11811405
    Abstract: A resonant gate driver 200A includes an H-bridge circuit and a resonant inductor integrated on a semiconductor substrate. A first leg of the H-bridge circuit includes a first high-side transistor, a first output node, and a first low-side transistor such that they are arranged side-by-side in a first direction (x direction) in a first region defined along a first side. The second leg of the H-bridge circuit includes a second high-side transistor, a second output node, and a second low-side transistor such that they are arranged side-by-side in a first direction (x direction) in a second region defined along a second side. A resonant inductor is a parasitic inductance that occurs in a coupling means that electrically couples the first output node and the second output node.
    Type: Grant
    Filed: March 10, 2022
    Date of Patent: November 7, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Hiroki Niikura
  • Publication number: 20230352545
    Abstract: A semiconductor device includes a chip that has a first main surface on one side and a second main surface on another side, a pn-junction portion that is formed in an interior of the chip such as to extend along the first main surface, a device region that is provided in the first main surface, a first trench structure that is formed in the first main surface such as to penetrate through the pn-junction portion and demarcates the device region in the first main surface, and a second trench structure that is formed in the first main surface such as to penetrate through the pn-junction portion and demarcates the device region in a region further to the device region side than the first trench structure.
    Type: Application
    Filed: July 12, 2023
    Publication date: November 2, 2023
    Applicant: ROHM CO., LTD.
    Inventors: Keiji WADA, Daisuke ICHIKAWA, Mitsuhide KORI, Naoki IZUMI, Bungo TANAKA
  • Publication number: 20230352371
    Abstract: A semiconductor device includes a semiconductor layer which has a main surface and includes SiC as a main component, a gate structure which is formed in the main surface, an insulating layer which is formed on the main surface such as to cover the gate structure, a gate main electrode which is arranged on the insulating layer and electrically connected to the gate structure, and a gate pad electrode which includes a connecting portion which is arranged on the gate main electrode such as to be connected to the gate main electrode and connected to the gate main electrode with a first area in plan view and an electrode surface having a second area exceeding the first area in plan view.
    Type: Application
    Filed: April 30, 2021
    Publication date: November 2, 2023
    Applicant: ROHM CO., LTD.
    Inventor: Yuki NAKANO
  • Patent number: 11804545
    Abstract: A semiconductor device includes a semiconductor layer made of SiC. A transistor element having an impurity region is formed in a front surface portion of the semiconductor layer. A first contact wiring is formed on a back surface portion of the semiconductor layer, and defines one electrode electrically connected to the transistor element. The first contact wiring has a first wiring layer forming an ohmic contact with the semiconductor layer without a silicide contact and a second wiring layer formed on the first wiring layer and having a resistivity lower than that of the first wiring layer.
    Type: Grant
    Filed: August 25, 2021
    Date of Patent: October 31, 2023
    Assignee: ROHM CO., LTD.
    Inventors: Yuki Nakano, Ryota Nakamura
  • Patent number: 11804422
    Abstract: A semiconductor device includes a semiconductor chip, a plurality of leads that each includes a lead body portion which has a mounting portion which includes an upper surface whereon a semiconductor chip is bonded, and a lead connecting portion for external connection which projects downward from a lower surface of the lead body portion, a first sealing resin that seals a space that is defined by each lead body portion and each lead connecting portion of the plurality of leads in a region below the upper surface of each lead body portion of the plurality of leads, and a second sealing resin that seals the semiconductor chip in a region above the upper surface of each lead body portion of the plurality of leads.
    Type: Grant
    Filed: May 27, 2022
    Date of Patent: October 31, 2023
    Assignee: ROHM CO., LTD.
    Inventor: Mamoru Yamagami