Patents Assigned to STMicroelectronics, Inc.
  • Patent number: 6677981
    Abstract: A system for play-back of a still image comprising an image generator for generating a panoramic image by stitching together a plurality of images; memory space allocated for storing the panaoramic image generated by the image generator; and motion playback device (MPB) coupled to the memory space by address and data lines. The MPB comprises an input for receiving parameters for generating addresses to read the image for simulating the panning motion is a video camera scanning the image represented by the panoramic image along at least a first direction. In an alternate embodiment, a method and computer readable medium corresponding to the above system is described.
    Type: Grant
    Filed: December 31, 1999
    Date of Patent: January 13, 2004
    Assignees: STMicroelectronics, Inc., Roxio, Inc.
    Inventors: Massimo Mancuso, Emmanuel Lusinchi
  • Patent number: 6678184
    Abstract: A Content Addressable Memory (CAM) cell is disclosed having an physical implementation of transistors for improving the semiconductor substrate area utilization of the CAM cell and the CAM array. The CAM cell comprises a first and second memory circuit and a compare circuit. The compare circuit of six transistors formed over two active regions. The local interconnect between the compare circuit and the first memory circuit formed of a polysilicon region. The local interconnect between the compare circuit and the second memory circuit formed of polysilicon and conductive regions.
    Type: Grant
    Filed: June 5, 2002
    Date of Patent: January 13, 2004
    Assignee: STMicroelectronics, Inc.
    Inventors: Mark A. Lysinger, Christophe Frey, Frederic LaLanne
  • Publication number: 20040004881
    Abstract: A sense amplifier circuit for a memory cell includes a sense amplifier that is operable to be coupled to a memory cell via data lines, and including read bus complement and read bus true lines operative with a data output through which a data output signal is passed. An equalization circuit and enable circuit are operable with the sense amplifier. A control circuit is operable for disconnecting the data output from preferably the one of the read bus complement line and minimize unwanted transitions on the data output signal.
    Type: Application
    Filed: July 8, 2002
    Publication date: January 8, 2004
    Applicant: STMicroelectronics, Inc.
    Inventor: Naren K. Sahoo
  • Patent number: 6674443
    Abstract: The present invention relates to a system and method for accelerating graphics. The system includes a memory device for accelerating graphics operations within an electronic device. A memory controller is used for controlling pixel data transmitted to and from the memory device. A cache memory is electrically coupled to the memory and is dynamically configurable to a selected usable size to exchange an amount of pixel data having the selected usable size with the memory controller. The memory device may be an SDRAM. The cache memory may also comprise a plurality of usable memory areas or tiles.
    Type: Grant
    Filed: December 30, 1999
    Date of Patent: January 6, 2004
    Assignee: STMicroelectronics, Inc.
    Inventors: Bhaskar Chowdhuri, Kanwal Preet Singh Banga, Frank Palazzolo, Jr., Ugo Zampieri
  • Publication number: 20040000885
    Abstract: A circuit and method provide a back EMF signal that represents a back EMF voltage induced in a coil of a brushless motor. In one embodiment of the invention, the circuit includes an input node operable to receive a tap voltage from the coil, and a network coupled to the input node and operable to generate the back EMF signal by removing a predetermined offset voltage from the tap voltage. Such a circuit provides a signal that more accurately indicates a zero crossing than existing circuits for controlling a sensorless brushless motor.
    Type: Application
    Filed: June 27, 2003
    Publication date: January 1, 2004
    Applicant: STMicroelectronics, Inc.
    Inventor: Jianwen Shao
  • Patent number: 6671762
    Abstract: A system and method is provided to reduce the latency associated with saving and restoring the state of the floating point registers in a microprocessor when switching tasks between floating point and MMX operations, or between tasks within the same context. The present invention maintains a secondary register file along with the primary floating point register file in the CPU. The primary register will keep the state of the floating point task “as is” upon the occurrence of a task switch to MMX, or another context. The address of the area where the FPU state is saved is maintained in a save area address register. The secondary register is then utilized by the other context to store intermediate results of executed instructions. In the majority of cases when a context switch back to floating point operations occurs, the previous state is restored from the primary register without incurring the latency of retrieving the instructions and data from the memory subsystem.
    Type: Grant
    Filed: December 29, 1997
    Date of Patent: December 30, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Naresh H. Soni, David Isaman
  • Patent number: 6671799
    Abstract: There is disclosed, for use in a digital signal processor, an apparatus for dynamically sizing a hardware loop that executes a plurality of instruction sequences forming a plurality of instruction loops. The apparatus comprises: 1) N pairs of loop start registers and loop end registers, each loop start register for storing a loop start address and each loop end register for storing a loop end address; 2) N comparators, each of the N comparators associated with one of the N pairs of loop start registers and loop end registers, wherein each of the N comparators compares a selected one of a first loop start address and a first loop end address to a fetch program counter value to detect one of a loop start hit and a loop end hit; and 3) fetch address generation circuitry for detecting the loop start hit and the loop end hit and fetching from an address in a program memory an instruction associated with one of the loop start hit and the loop end hit and loading the fetched instruction into the hardware loop.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: December 30, 2003
    Assignee: STMicroelectronics, Inc.
    Inventor: Sivagnanam Parthasarathy
  • Patent number: 6667631
    Abstract: The probe card of the present invention permits testing of a semiconductor device-under-test under high temperatures and includes a plurality of printed circuit boards stacked together to form a probe interface board having a top surface and a lower testing face. A heat sink is mounted on the probe interface board at the top surface and extends to the lower testing face. A needle supporting module is carried by the heat sink at the lower testing face and has a plurality of probe needles for electrically connecting to electrical contacts of a semiconductor device-under-test.
    Type: Grant
    Filed: December 27, 2001
    Date of Patent: December 23, 2003
    Assignee: STMicroelectronics, Inc.
    Inventor: Ivan E. Ivanov
  • Patent number: 6668019
    Abstract: A method of reducing the memory required for decompression of a compressed frame by storing frames in a compressed format using DCT compression and decoders for implementing such a method are disclosed. The decoder is coupled to a memory where the frame can be stored. The decoder includes a decoder module having a parser, a block decoder module and a motion compensation engine. The decoder module is coupled to a DCT encoder module, which has an output coupled to the memory. The decoder also includes a stored DCT decoder module, which has an input coupled to the memory, a first output coupled to the motion compensation module and a second output that functions as an output of the decoder. In operation, any prediction frames needed for motion compensation decompression of the compressed frame are decompressed in the stored DCT decoder module. The compressed frame is decompressed in the decoder module to obtain a decompressed frame.
    Type: Grant
    Filed: December 20, 1999
    Date of Patent: December 23, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Jefferson Eugene Owen, Jeyendran Balakrishnan
  • Patent number: 6665213
    Abstract: A sense amplifier circuit and method are disclosed for nonvolatile memory devices, such as flash memory devices. The sense amplifier circuit includes a current source that is configurable to source any of at least two nonzero current levels in the sense amplifier circuit. The sense amplifier circuit is controlled by control circuitry in the nonvolatile memory device so that each sense amplifier circuit sources a first current level during the precharge cycle of a memory read operation, and a second current level, greater than the first current level, during the memory cell sense operation. In this way, the sense amplifier circuit consumes less power during the memory read operation without an appreciable loss in performance.
    Type: Grant
    Filed: January 15, 2003
    Date of Patent: December 16, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Oron Michael, Ilan Sever
  • Patent number: 6665691
    Abstract: There is disclosed a circuit for determining if an N-bit number is equal to a power of two. The circuit comprises: 1) a first stage of detection gates, each of the first stage detection gates capable of receiving a first data bit and a second data bit from the N-bit number and generating a first output bit and a second output bit, wherein the first and second output bits are 01 if the first and second data bits are different and are one of 00 and 11 if the first and second data bits are the same; and 2) a second stage of detection gates coupled to the outputs of the first stage of detection gates, each of the second stage detection gates receiving three of the first stage output bits and generating a first output bit and a second output bit, wherein the first and second output bits of the second stage detection gates are 01 if only one of the three first stage output bits is equal to Logic 1 and are one of 00 and 11 otherwise.
    Type: Grant
    Filed: December 8, 2000
    Date of Patent: December 16, 2003
    Assignee: STMicroelectronics, Inc.
    Inventor: Razak Hossain
  • Patent number: 6665428
    Abstract: Within a capacitive fingerprint detection device, finger detection is provided by a plurality of resistive grids overlying the fingerprint sensor electrodes to measure the resistance of the finger placed on the sensor surface. A finger placed on the sensor surface connects the resistive rids and allows the skin resistivity to be measured. The measured resistance is compared to a reference resistance or range of resistances to determine whether the measured resistance matches the expected bio-characteristics of living skin tissue. The finger detection thus provides anti-spoofing protection for the fingerprint detection device.
    Type: Grant
    Filed: August 28, 2000
    Date of Patent: December 16, 2003
    Assignee: STMicroelectronics, Inc.
    Inventor: Giovanni Gozzini
  • Patent number: 6665359
    Abstract: A digital data separator that is capable of separating data signals and clock signals from an encoded data stream. The digital data separator includes a synchronizer to synchronize the encoded data stream with the system clock of the digital data separator. An up-counter counts the number of clock pulses between valid logic 1's in the encoded digital data stream. Combination logic compares the value of the up-counter with established threshold values to determine whether the data separator has received a valid logic 1. The combinatorial logic also reset the up-counter on determining that a valid logic 1 was received.
    Type: Grant
    Filed: October 28, 1999
    Date of Patent: December 16, 2003
    Assignee: STMicroelectronics, Inc.
    Inventor: Lance Leslie Flake
  • Publication number: 20030227787
    Abstract: A Content Addressable Memory (CAM) cell is disclosed having an physical implementation of transistors for improving the semiconductor substrate area utilization of the CAM cell and the CAM array. The CAM cell comprises a first and second memory circuit and a compare circuit. The compare circuit of six transistors formed over two active regions. The local interconnect between the compare circuit and the first memory circuit formed of a polysilicon region. The local interconnect between the compare circuit and the second memory circuit formed of polysilicon and conductive regions.
    Type: Application
    Filed: June 5, 2002
    Publication date: December 11, 2003
    Applicant: STMicroelectronics Inc.
    Inventors: Mark A. Lysinger, Christophe Frey, Frederic LaLanne
  • Publication number: 20030227729
    Abstract: A power limiting circuit for power supply that is controlled by a power supply control module includes a shunt regulator having a reference input operatively connected to a voltage input that receives a voltage representative of the power supply control module connected thereto. The shunt regulator is biased on when the voltage at the reference input increases above a reference voltage established at the voltage input. A transistor is operatively connected to the shunt regulator and to an output operatively connected to the power supply control module and has a voltage that is representative of voltage operating the power supply control module. The transistor is biased on from the shunt regulator such that the shunt regulator and transistor form a latch when the voltage at the output reduces below an off voltage level to turn off the power supply, dropping the input voltage, and restarting the power supply in a restart cycle.
    Type: Application
    Filed: June 11, 2002
    Publication date: December 11, 2003
    Applicant: STMicroelectronics, Inc.
    Inventor: Edward P. Wenzel
  • Patent number: 6662338
    Abstract: A Viterbi detector receives a signal that represents a sequence of values. The detector recovers the sequence from the signal by identifying surviving paths of potential sequence values and periodically eliminating the identified surviving paths having a predetermined parity. By recognizing the parity of portions of a data sequence, such a Viterbi detector more accurately recovers data from a read signal having a reduced SNR and thus allows an increase in the storage density of a disk drive's storage disk. Specifically, the Viterbi detector recovers only sequence portions having a recognized parity such as even parity and disregards sequence portions having unrecognized parities. If one encodes these sequence portions such that the disk stores them having the recognized parity, then an erroneously read word is more likely to have an unrecognized parity than it is to have the recognized parity.
    Type: Grant
    Filed: September 30, 1999
    Date of Patent: December 9, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Francesco Rezzi, Marcus Marrow
  • Patent number: 6661064
    Abstract: An integrated circuit memory fabrication process and structure, in which salicidation is performed on the periphery (and optionally on the ground lines) of a memory chip, but not on the transistors of the memory cells.
    Type: Grant
    Filed: November 26, 2002
    Date of Patent: December 9, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Robert Louis Hodges, Loi Ngoc Nguyen
  • Patent number: 6661631
    Abstract: Current drawn by the fingerprint sensor subject to electrostatic discharge events not fully dissipated by a pad ring is monitored. Upon detection of an overcurrent (e.g., an increase in the current drawn by approximately an order of magnitude) indicating that a latchup condition has occurred, power is removed from the sensor, together with all inputs to the sensor, until the latchup condition is cleared. If a processor or controller is employed by the sensor, the processor or controller is concurrently reset since a firmware crash may be induced by the latchup condition. If a parallel port or other communications connection is employed by the sensor, the overcurrent signal is employed to directly disconnect power and input signals to the sensor.
    Type: Grant
    Filed: September 9, 2000
    Date of Patent: December 9, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: James Chester Meador, Giovanni Gozzini, Marco Sabatini
  • Patent number: 6661359
    Abstract: A device for generating synchronous numeric signals, including a reference generating device supplying a reference signal and a first timing signal, both having a reference frequency; and a timed generating device supplying a synchronized signal having the reference frequency. The device further includes a synchronization stage generating a second timing signal having a first controlled frequency correlated to the reference frequency, and phase synchronization pulses having the first frequency and a preset delay programmable with respect to the first timing signal.
    Type: Grant
    Filed: October 25, 2001
    Date of Patent: December 9, 2003
    Assignees: STMicroelectronics, Inc., STMicroelectronics, S.r.l.
    Inventors: Charles G. Hernden, Fabio Pasolini
  • Patent number: 6662253
    Abstract: A disk drive controller including a plurality of processors and a plurality of shared peripheral units. A shared bus couples the peripheral units and the processors. A bi-directional multiplexor selectably couples each of the plurality of processors to the shared bus in response to an owner signal. A set of peripheral-share registers where a first member of the set includes an entry associated with each of the plurality of peripheral units and holds a state value indicating which of the plurality of processors currently owns the associated peripheral unit.
    Type: Grant
    Filed: September 13, 2000
    Date of Patent: December 9, 2003
    Assignee: STMicroelectronics, Inc.
    Inventors: Sonya Gary, Karen Tyger