Patents Assigned to STMicroelectronics, Inc.
-
Patent number: 6326689Abstract: A contact is formed within an active region of a substrate at the edge of a die, preferably within the first metallization level in the active region of the substrate. An opening having sloped sidewalls is then etched into the back side of the substrate, exposing a portion of the active region contact. An interconnect is formed on the opening sidewall to connect the active region contact with a die contact pad on the backside surface of the substrate. The active region contact preferably spans a boundary between two die, with the opening preferably etched across the boundary to permit inter-connects on opposing sidewalls of the opening to each contact the active region contact within different die, connecting the active region contact to die contact pads on different dice. The dice are then separated along the boundary, through the active region contact which becomes two separate active region contacts.Type: GrantFiled: July 26, 1999Date of Patent: December 4, 2001Assignee: STMicroelectronics, Inc.Inventor: Danielle A. Thomas
-
Patent number: 6326647Abstract: A spherical semiconductor device that includes at least one circuit element and at least one power pad connecting the circuit element to a supply voltage. The circuit element can communicate with at least one external device through at least one input/output interface. In a preferred embodiment, the at least one input/output interface includes an input pad, an output pad, an optical input interface, and an optical output interface. Another embodiment of the present invention provides a circuit device formed on a circuit board. The circuit device includes power mounting pads, ground mounting pads, external connectors coupled to the pads, and spherical semiconductor devices. Each of the spherical semiconductor devices includes at least one circuit element, at least one power pad connected to one of the power mounting pads, at least one ground pad connected to one of the ground mounting pads, and at least one input/output interface.Type: GrantFiled: April 1, 1999Date of Patent: December 4, 2001Assignee: STMicroelectronics, Inc.Inventor: Anthony M. Chiu
-
Patent number: 6326227Abstract: A structure and method for dissipating charges comprising an underlying dielectric layer disposed over capacitor plates of sensor circuitry a gap being formed conformally between adjacent plates and a topographic discharge grid over the underlying dielectric layer and wherein the topographic discharge grid fills at least a portion of the gap between the plates over the dielectric layer and diffuses electrostatic charges at the surface of the integrated circuit.Type: GrantFiled: December 30, 1998Date of Patent: December 4, 2001Assignee: STMicroelectronics, Inc.Inventors: Danielle A. Thomas, Ming Fang
-
Patent number: 6323609Abstract: A brushless DC motor system in which PWM current control is performed by chopping the high-side driver during one half of a single cycle, and chopping the low-side driver during one half of a single cycle.Type: GrantFiled: June 7, 1995Date of Patent: November 27, 2001Assignee: STMicroelectronics, Inc.Inventor: Rafael S. Lopez
-
Patent number: 6324225Abstract: A partial response Class 4 detector in a recording and retrieval system and method of operating the detector for correcting the timing error of the detector. The detector includes a sequence table and comparison circuitry for comparing a sequence of data samples that includes previous and subsequent data samples with allowed sequences determined from the sequence table. When the sequence is an allowed sequence then there is high likelihood that data sample is correct, and the timing error for the data sample is determined in the phase error estimator and is corrected for. Otherwise, no correction is made for the timing error. In the preferred embodiment of the invention the coordinates of the sequence table correspond to the data samples, and the slope of the data stream at the data sample is stored in the sequence table. This reduces the size and increases the speed of the phase error estimator since the slope is now provided to it from the sequence table and it does not need determine the slope.Type: GrantFiled: December 22, 1997Date of Patent: November 27, 2001Assignee: STMicroelectronics, Inc.Inventors: Francesco Brianti, Marco Demicheli
-
Patent number: 6324633Abstract: A cache system and method for configuring and accessing a cache that enables a binary-sized memory space to be efficiently shared amongst cache and non-cache uses. A storage device is provided having a plurality of blocks where each block is identified with a block address. An access request identifies a target block address. The target block address includes an upper portion and a lower portion. A non-binary divide is performed on the upper portion to produce a quotient and a remainder. The remainder portion is combined with the lower portion to create an index. The index is applied to a tag memory structure to select an entry or set of entries in the tag memory structure. The content of the selected entry is compared to the quotient portion to determine if the target block is represented in the cache.Type: GrantFiled: December 29, 1999Date of Patent: November 27, 2001Assignee: STMicroelectronics, Inc.Inventors: Lance Leslie Flake, Timothy Richard Feldman
-
Publication number: 20010043728Abstract: A scanning fingerprint detection system includes an array of capacitive sensing elements, the array having a first dimension greater than the width of a fingerprint and a second dimension less than the length of a fingerprint. Each of the capacitive sensing elements has first and second conductor plates connected across an inverting amplifier, the conductor plates forming capacitors with the ridges and valleys of a fingerprint of a finger pressed against a protective coating above the array, the inverting amplifier generating a signal indicative of a ridge or valley. Circuitry is provided for scanning the array to capture an image of a portion of fingerprint and for assembling the captured images into a fingerprint image.Type: ApplicationFiled: June 8, 2001Publication date: November 22, 2001Applicant: STMicroelectronics, Inc.Inventors: Alan Kramer, James Brady
-
Patent number: 6320473Abstract: The present invention relates to oscillator circuits for providing periodic signals. The oscillator circuit includes a crystal element having a high Q value and good stability. A high-gain amplifier is used with the crystal element to produce an oscillating signal. The oscillator is further configured to include an input protection circuit for reducing the effects of undesirably high input voltage levels, and a coupling capacitor to reduce leakage between the amplifier and the input protection circuit. A high output signal level is provided to a Schmidtt trigger amplifier through configuring the output to be taken from the input of the high-gain amplifier.Type: GrantFiled: September 30, 1999Date of Patent: November 20, 2001Assignee: STMicroelectronics, Inc.Inventor: Horst Leuschner
-
Patent number: 6317508Abstract: A scanning fingerprint detection system that includes an array of capacitive sensing elements. The array has a first dimension greater than the width of a fingerprint and a second dimension less than the length of a fingerprint. Each of the capacitive sensing elements has a size less than the width of a fingerprint ridge. Circuitry is provided for scanning the array to capture an image of a portion of fingerprint and for assembling the captured images into a fingerprint image as a fingerprint is moved over the array.Type: GrantFiled: January 13, 1998Date of Patent: November 13, 2001Assignee: STMicroelectronics, Inc.Inventors: Alan Kramer, James Brady
-
Patent number: 6317764Abstract: The invention provides a method and system for computing transcendental functions quickly: (1) the multiply ALU is enhanced to add a term to the product, (2) rounding operations for intermediate multiplies are skipped, and (3) the Taylor series is separated into two partial series which are performed in parallel. Transcendental functions with ten terms (e.g., SIN or COS), are thus performed in about ten clock times.Type: GrantFiled: March 12, 1999Date of Patent: November 13, 2001Assignee: STMicroelectronics, Inc.Inventor: Leonard D. Rarick
-
Integrated circuit device having a burn-in mode for which entry into and exit from can be controlled
Patent number: 6310485Abstract: An integrated circuit structure and method provides a burn-in stress test mode that facilitates stress testing of an integrated circuit device in a burn-in oven. The integrated circuit structure and method is capable of disabling a time-out feature of an IC memory device during a stress test mode of the device in order to facilitate stress testing of the device in a burn-in oven. The integrated circuit structure provides for entry into the burn-in stress test mode when a supply voltage supplied to the integrated circuit device exceeds a predetermined voltage level and/or the temperature of the integrated circuit device exceeds a predetermined temperature level.Type: GrantFiled: January 27, 2000Date of Patent: October 30, 2001Assignee: STMicroelectronics, Inc.Inventor: David Charles McClure -
Patent number: 6310927Abstract: A first order phase-locked loop includes a tuning circuit which allows phase lock to be quickly reached, and to be maintained during transient situations such as loss of the data signal. Such an improved circuit has a tuning circuit for the voltage controlled oscillator which utilizes two capacitors. Two signals are used to drive a first, larger, capacitor, and have the same duty cycle when the capacitor voltage is proper and the voltage controlled oscillator is operating at the correct frequency. A second, smaller, capacitor is used to quickly achieve phase lock with the incoming data signal. The use of two oppositional signals to drive the capacitors allows them to more quickly be charged or discharged to the proper voltage level to obtain both frequency and phase lock with the incoming data signal. Thus, the circuit is able to quickly acquire lock during power-up, or reacquire lock under circumstances where the operating condition of the circuit changes suddenly.Type: GrantFiled: March 31, 1994Date of Patent: October 30, 2001Assignee: STMicroelectronics, Inc.Inventor: James T. O'Connor
-
Patent number: 6307699Abstract: A system and method for selecting between two biasing modes for biasing magneto resistive heads in a disk drive. A mode selector selects either a voltage biasing circuit or a current biasing circuit to supply the bias voltage or bias current, respectively, to a magneto resistive head. The selection can be based on changes in parameters in the disk drive or magneto resistive heads during disk drive operation.Type: GrantFiled: November 4, 1998Date of Patent: October 23, 2001Assignee: STMicroelectronics, Inc.Inventors: Giuseppe Patti, Axel Alegre de La Soujeole
-
Patent number: 6307835Abstract: A method and apparatus for controlling data flow of data communications in a network are provided. A method preferably includes dynamically varying a minimum frame slot number, transmitting at least bytes of data from a frame of data of a slot, and determining the end of the frame of data. The method also preferably includes determining that the number of bytes of data within the frame is less than the current minimum frame slot number and transmitting flag bytes within the slot until the combination of the number of bytes and flag bytes equals the current minimum frame slot number. An apparatus preferably includes a transmitter for transmitting at least bytes of frames of data of a data slot, a byte counter responsive to the transmitter for counting the number of bytes in a frame of transmitted data, and a flag counter responsive to the transmitter for counting the number of flag bytes transmitted within a frame of transmitted data.Type: GrantFiled: July 10, 1998Date of Patent: October 23, 2001Assignee: STMicroelectronics, Inc.Inventor: Christian D. Kasper
-
Patent number: 6307415Abstract: The a timer circuit and oscillator are disclosed. The timer circuit is similar in functionality to a '555 timer circuit but uses few transistors. The timer circuit has two differential pairs of transistors, three current mirrors, two selectable current sources, and one inverter. The two differential pairs of transistors, three current mirrors, two selectable current sources, and one inverter are arranged to receive an IN+ voltage, an IN voltage, and a IN− voltage. From these inputs a Q and a Q(bar) output is generated. This timing circuit can be used to generate an oscillator by connecting a capacitor, a current source, and current drain to the IN voltage.Type: GrantFiled: May 8, 2000Date of Patent: October 23, 2001Assignee: STMicroelectronics, Inc.Inventor: William A. Phillips
-
Patent number: 6303452Abstract: A method is provided for forming a transistor spacer etch endpoint structure of an integrated circuit, and an integrated circuit formed according to the same. A gate is formed over a portion of a substrate. A dielectric layer is formed over the integrated circuit and an oxide layer is formed over the dielectric layer. The oxide layer is patterned and etched to form sidewall oxide spacers on each side of the gate and over a portion of the dielectric layer. The dielectric layer not covered by the sidewall oxide spacers is then removed.Type: GrantFiled: April 24, 1995Date of Patent: October 16, 2001Assignee: STMicroelectronics, Inc.Inventors: Fusen E. Chen, Frank Randolph Bryant, Girish Anant Dixit
-
Patent number: 6300670Abstract: Metal taps for bus conductors are formed within an active layer, within one or more of the metallization levels, on the active side of a substrate in the area of a bus via. Alignment marks are formed in the same metallization level, in the same area. A slot is then blind etched from the backside of the substrate, exposing the metal taps and the alignment marks. The slot is etched, using an oxide or nitride hard mask, into the backside surface of the substrate with significantly sloped sidewalls, allowing metal to be deposited and patterned on the backside. An insulating layer and deposited metal on the backside surface of the substrate may require a blind etch to expose alignment marks, if any, but front-to-back alignment precision utilizing the exposed alignment marks may permit much smaller design rules for both the metal tabs and the backside interconnects formed from the metal layer. Backside contact pads may also be formed from the metal layer.Type: GrantFiled: July 26, 1999Date of Patent: October 9, 2001Assignee: STMicroelectronics, Inc.Inventors: Alan H. Kramer, Danielle A. Thomas
-
Patent number: 6297110Abstract: A method is provided for forming an improved contact opening of a semiconductor integrated circuit, and an integrated circuit formed according to the same. Planarization of the semiconductor structure is maximized and misalignment of contact openings is tolerated by first forming a conductive structure over a portion of a first body. A thin dielectric layer is formed at least partially over the conductive structure. A thick film, having a high etch selectivity to the thin dielectric layer, is formed over the dielectric layer. The thick film is patterned and etched to form a stack substantially over the conductive structure. An insulation layer is formed over the thin dielectric layer and the stack wherein the stack has a relatively high etch selectivity to the insulation layer. The insulation layer is etched back to expose an upper surface of the stack.Type: GrantFiled: July 29, 1994Date of Patent: October 2, 2001Assignee: STMicroelectronics, Inc.Inventors: Tsiu C. Chan, Kuei-Wu Huang
-
Patent number: 6297603Abstract: A circuit for minimizing the current spikes in through the stator coils in a brushless dc motor is disclosed. The circuit includes a voltage amplifier for receiving an input signal voltage and a feedback voltage, a compensation circuit for compensating the output of the voltage amplifier, a second voltage amplifier for amplifying the compensated output, a switch for selectively connecting compensated output to the stator coils, and a conductive path for discharging the compensation circuit when the switch is not conducting. The conductive path can be a transistor or a transistor in series with a voltage reference device. The invention reduces the commutation noise and the dynamic power requirement in a brushless direct current motor.Type: GrantFiled: February 28, 1994Date of Patent: October 2, 2001Assignee: STMicroelectronics, Inc.Inventor: Francesco Carobolante
-
Patent number: 6298369Abstract: The high speed multiplier takes advantage of results from previous calculations by recognizing that in many cases the multiplicand between a first and second multiplication differs only slightly. Thus, the present system divides the multiplicand into a cache lookup bit (CLB) and a table lookup bit (TLB). The results of a first multiplication are stored in a cache. The CLB of a of the multiplicand in the second multiplication is then compared to the CLB of the multiplicand in the second multiplication. If the CLB matches, the product of the first multiplication is retrieved. The product of the TLB of the multiplicand and the multiplier is then retrieved from a lookup table and either added or subtracted from the retrieved product.Type: GrantFiled: September 30, 1998Date of Patent: October 2, 2001Assignee: STMicroelectronics, Inc.Inventor: Thi N. Nguyen