Patents Assigned to STMicroelectronics
  • Publication number: 20020184420
    Abstract: An interface manages the exchange of information between a bus system and a memory during reading, according to a communication protocol. The interface has a protocol-decoding unit, which receives from outside commands and information for managing the reading and generates a wait-code enabling signal, and a wait-state generating unit, which is connected to the protocol-decoding unit and outputs wait codes upon receipt of the wait-code enabling signal. When the memory ends reading, as signaled by switching of a read-state signal, a wait-state disabling circuit generates and supplies an end-of-waiting control signal to the wait-state generating unit, which thus outputs an end-of-waiting code.
    Type: Application
    Filed: April 3, 2002
    Publication date: December 5, 2002
    Applicant: STMicroelectronics S.r.I.
    Inventors: Alessandro Francesco Maone, Maurizio Francesco Perroni
  • Publication number: 20020180743
    Abstract: An electronic system, an integrated circuit and a method for display are disclosed. The electronic system contains a first device, a memory and a video/audio compression/decompression device such as a decoder/encoder. The electronic system is configured to allow the first device and the video/audio compression/decompression device to share the memory. The electronic system may be included in a computer in which case the memory is a main memory. Memory access is accomplished by one or more memory interfaces, direct coupling of the memory to a bus, or direct coupling of the first device and decoder/encoder to a bus. An arbiter selectively provides access for the first device and/or the decoder/encoder to the memory. The arbiter may be monolithically integrated into a memory interface. The decoder may be a video decoder configured to comply with the MPEG-2 standard. The memory may store predicted images obtained from a preceding image.
    Type: Application
    Filed: June 19, 2002
    Publication date: December 5, 2002
    Applicant: STMicroelectronics, Inc.
    Inventors: Jefferson Eugene Owen, Raul Zegers Diaz, Osvaldo Colavin
  • Publication number: 20020180546
    Abstract: A pulse-width-modulated signal is generated out of a sampled reference signal. The least significant bits of a sample of the reference signal are stored in a comparison register. At the same time, a check is made in a test circuit to find out if the sample considered corresponds to a maximum amplitude of the reference signal. If this is the case, an overflow bit is given. The overflow bit and the least significant bits of the sample considered are then linked together to obtain a comparison word. The comparison word is compared with a number given by the counter to generate the pulse-width-modulated signal.
    Type: Application
    Filed: April 19, 2002
    Publication date: December 5, 2002
    Applicant: STMicroelectronics S.A.
    Inventor: Vincent Onde
  • Publication number: 20020180489
    Abstract: A current sense amplifier including a transconductance amplifier to measure a current passing through a sense resistor and generate a reference current indicative of the measured current. A current mirror circuit is connected to the transconductance amplifier and receives the reference current for amplification to generate an amplified output current. A cascode circuit is connected serially to the current mirror circuit to boost an output impedance for the amplifier at the output of the generated amplified output current. The current mirror circuit and cascode circuit of the current sense amplifier are each formed from a pair of transistors sharing a common control node, with the transistors realized using with bipolar or MOS technology.
    Type: Application
    Filed: December 27, 2001
    Publication date: December 5, 2002
    Applicant: STMicroelectronics, Inc.
    Inventors: Weiguo Ge, Congqing Xiong
  • Publication number: 20020180487
    Abstract: An integrated circuit having an identification code of M bits includes a communication interface circuit for receiving a selective identification request and a selection code, and a processing circuit connected thereto. The processing circuit includes a logic comparator having a first input for receiving the selection code and a second input for receiving the identification code, and an output for delivering an equal signal if the selection and identification codes are equal. A shift register has an output coupled to the first input of the logic comparator. A serial memory stores the identification code, and has a serial output coupled to the second input of the logic comparator and to a serial input of the shift register. A controller is connected to the shift register and to the serial memory for loading the selection code into the shift register, and for applying M shift pulses to the shift register and M read pulses to the serial memory.
    Type: Application
    Filed: April 3, 2002
    Publication date: December 5, 2002
    Applicant: STMicroelectronics S.A.
    Inventors: Ahmed Kari, Christophe Moreaux
  • Publication number: 20020180464
    Abstract: A distance sensor has a capacitive element in turn having a first plate which is positioned facing a second plate whose distance is to be measured. In the case of fingerprinting, the second plate is defined directly by the skin surface of the finger being printed. The sensor comprises an inverting amplifier, between the input and output of which the capacitive element is connected to form a negative feedback branch. By supplying an electric charge step to the input of the inverting amplifier, a voltage step directly proportional to the distance being measured is obtained at the output.
    Type: Application
    Filed: October 30, 2001
    Publication date: December 5, 2002
    Applicant: STMicroelectronics S.r.l.
    Inventor: Marco Tartagni
  • Publication number: 20020184547
    Abstract: A system-on-chip (SOC) includes a power down circuit. Within the SOC are several circuit blocks, each of them operating based upon a local clock signal. A system clock is coupled to each of the circuit blocks for providing a system clock signal thereto which functions as the local clock signal for selected circuit blocks. A power control manager provides a signal that at least partially determines whether the system clock signal will operate as the local clock signal for selected circuit blocks. The respective circuit blocks include a local power control circuit for selectively maintaining the system clock signal as the local clock signal after the local power control receives a signal from the power control manager to shutdown this circuit block if this circuit block is currently busy when the signal to shutdown is received.
    Type: Application
    Filed: November 5, 2001
    Publication date: December 5, 2002
    Applicant: STMicroelectronics S.r.I.
    Inventors: Russell Francis, Michele Alia
  • Patent number: 6489810
    Abstract: An electronic circuit with digital output including an auto-stable assembly of latches (1), a control assembly (2), a blowable assembly (3), a logic gate (4) including a first input connected to a common point (14) between the auto-stable assembly (1) and the blowable assembly (3), and a second input connected to the control input (20) of the electronic circuit. A breaker (5) is controlled by the output of the logic gate (4) and arranged between the auto-stable assembly (1) and ground, and an associated process.
    Type: Grant
    Filed: June 26, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.A.
    Inventor: Richard Ferrant
  • Patent number: 6489831
    Abstract: A CMOS temperature sensor includes a first circuit portion for generating a voltage signal whose value increases with the temperature to be sensed, and a second circuit portion for generating an electric voltage signal whose value decreases with the temperature to be sensed. A comparator is provided as an output stage for comparing the values of both voltage signals. The generator element of the second circuit portion is a vertical bipolar transistor connected in a diode configuration.
    Type: Grant
    Filed: August 28, 2000
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Giovanni Matranga, Luca Lo Coco, Giuseppe Compagno
  • Patent number: 6489664
    Abstract: A fabrication process and an integrated MOS device having multi-crystal silicon resisters are described. The process includes depositing a multi-crystal silicon layer on top of a single-crystal silicon body; forming silicon oxide regions on top of the multi-crystal silicon layer in zones where resistors are to be produced; depositing a metal silicide layer on top of and in contact with the multi-crystal silicon layer so as to form a double conductive layer; and shaping the conductive layer to form gate regions, of MOS transistors. During etching of the double conductive layer, the metal silicide layer on top of the silicon oxide regions is removed and the silicon oxide regions form masking regions for the multi-crystal silicon underneath, so as to form resistive regions having a greater resistivity than the gate regions.
    Type: Grant
    Filed: May 24, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Danilo Re, Massimo Monselice, Paola Maria Granatieri
  • Patent number: 6490005
    Abstract: An analog-to-digital converter (ADC) (112) for sampling high speed video signals includes Pre-amplifiers (502, 504, 506) electrically coupled to Post-amplifiers (508, 510, 512) that are electrically coupled to output latches (514, 517, 519, 521, 523, 525, and 527). A sampling clock signal (116) clocks the output latches (514, 517, 519, 521, 523, 525, and 527) to sample an input analog electronic signal to provide a digital representation thereof. The ADC (112) includes an auto-zeroing function to cancel bias voltages at the Post-amplifiers (508, 510, 512) during a video signal horizontal blanking time period. The ADC (112) includes a bit dithering function by alternating sets of reference voltages into the Pre-amplifiers (502, 504, 506) increasing bit resolution. The ADC (112) includes wired interconnect interpolation between the Pre-amplifiers (502, 504, 506) and Post-amplifiers (508, 510, 512) and between the Post-amplifiers (508, 510, 512) and the output latches (514, 517, 519, 521, 523, 525, and 527).
    Type: Grant
    Filed: June 30, 2000
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Günter W. Steinbach, James Chow, Kenny Wen, Khin Lay
  • Patent number: 6490324
    Abstract: The present invention provides a system, method and an apparatus for a digital video decoder, which includes a data processor that utilizes at least an encoded video data stream to produce one or more output streams. The one or more output streams includes at least a set of motion compensation instructions.
    Type: Grant
    Filed: December 8, 1998
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Darryn McDade, Jefferson Eugene Owen
  • Patent number: 6490197
    Abstract: A method and circuit are disclosed for providing sector protection to sectors of nonvolatile memory cells in a nonvolatile memory device. The circuit includes maintaining sector protection information in the core of memory cells in the nonvolatile memory device. In this way, the circuitry and/or algorithms utilized for reading and modifying memory cells in the memory cell core that maintain the sector protection information is the same utilized for reading and modifying the other memory cells in the core.
    Type: Grant
    Filed: August 2, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Luca Giovanni Fasoli
  • Patent number: 6489907
    Abstract: A method of re-establishing the stability of a sigma-delta modulator having a plurality of integrator stages in cascade and a quantizer, achieving very short resetting times, a bit sequence corresponding to an instability state of the modulator is defined, the bit-stream output by the modulator is monitored to check whether it includes the instability sequence and, if the instability sequence is detected, the last integrator stage is reset and one or more preceding integrator stages are reset, progressively, until the instability sequence is no longer detected.
    Type: Grant
    Filed: July 30, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Paolo Cusinato, Andrea Baschirotto, Fabio Pasolini
  • Patent number: 6489807
    Abstract: A method is for driving an output buffer for outputting a datum of a certain voltage level with a certain slew-rate as a function of an input datum and a first enabling signal. The first enabling signal commands the buffer to a normal functioning state or to a high impedance state. The output buffer has an output stage controlled at least by a pull-up driving circuit and a pull-down driving circuit, and an enabling circuit input with the input datum and a second enabling signal and generating control signals. The control signals may be in phase or in phase opposition depending on whether the second enabling signal is active or disabled, and they are input into the respective driving circuits.
    Type: Grant
    Filed: August 8, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Giovanni Genna, Raffaele Solimene
  • Patent number: 6489840
    Abstract: A power amplification apparatus receiving in input an enable signal (En) and an input square wave signal (C) is described. The apparatus comprises a device (6) receiving the input square wave signal (C) and the enable signal (En) and which produces a new enable signal (Ens) of the apparatus which is synchronized with a rise or down front of the input square wave signal (C), so that an output square wave signal (Vo) of the apparatus, which is normally shifted of a certain period fraction with respect to the square wave signal (C) in input to the apparatus, has the first (Ti) and the last (Tf) pulses which have a duration equal to a period fraction of the output square wave signal (Vo).
    Type: Grant
    Filed: August 1, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics, S.r.l.
    Inventors: Edoardo Botti, Antonio Grosso
  • Patent number: 6489800
    Abstract: A method of testing an integrated circuit that includes supplying the integrated circuit in static conditions; biasing the p-type body regions with a potential more negative than the negative pole of the supply and the n-type body regions with a potential more positive than the positive pole of the supply; setting a current threshold value; measuring the current absorbed; comparing the current measured with the threshold current; and accepting or rejecting the integrated circuit if the comparison shows that the current measured is less than or is greater than the threshold value, respectively.
    Type: Grant
    Filed: September 14, 2000
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventor: Carlo Dallavalle
  • Patent number: 6489228
    Abstract: The integrated electronic device comprises a protection structure of metal, extending vertically and laterally to and along a predominant part of the periphery of an electronic component integrated underneath the pad region. The protection structure comprises a substantially annular region formed from a second metal layer and absorbing the stresses exerted on the pad during wire bonding. The annular region may be floating or form part of the path connecting the pad to the electronic component.
    Type: Grant
    Filed: October 2, 2000
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Benedetto Vigna, Enrico Maria Alfonso Ravanelli
  • Patent number: 6489758
    Abstract: Disclosed is a bootstrap circuit in DC/DC static converters having the characteristic of comprising a fixed frequency signal, a recharge circuit of a capacitor and current generator means, said generator means controlled so as to emit current pulses, in synchrony with said fixed frequency signal, of a predetermined duration, every time that charge accumulated by said capacitor goes below a predetermined level.
    Type: Grant
    Filed: July 24, 2001
    Date of Patent: December 3, 2002
    Assignee: STMicroelectronics S.r.l.
    Inventors: Ugo Moriconi, Claudio Adragna
  • Publication number: 20020177265
    Abstract: The vertical transistor includes, on a semiconductor substrate, a vertical pillar 5 having one of the source and drain regions at the top, the other of the source and drain regions being situated in the substrate at the periphery of the pillar, a gate dielectric layer 7 situated on the flanks of the pillar and on the top surface of the substrate, and a semiconductor gate resting on the gate dielectric layer. The gate includes a semiconductor block having a first region 800 resting on the gate dielectric layer 7 and a second region 90 facing at least portions of the source and drain regions and separated from those source and drain region portions by dielectric cavities 14S, 14D.
    Type: Application
    Filed: April 2, 2002
    Publication date: November 28, 2002
    Applicant: STMICROELECTRONICS S.A.
    Inventors: Thomas Skotnicki, Emmanuel Josse