Patents by Inventor Trung (Tim) Trinh

Trung (Tim) Trinh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6395028
    Abstract: An anterior chamber phakic lens made from an elastomeric, foldable, highly biocompatible material. The lens has a generally circular optic and integrally formed plate-style haptics, the haptics containing an opening into which project a pair of pincer arms. The pincer arms are sized and shaped so as to pull away from each other when the lens is folded, and are draw back toward each other when the folded lens is released and allowed to return to its unfolded state. Such movement allows the pincers to gather a small section of the iris so as to hold the lens in place.
    Type: Grant
    Filed: July 18, 2001
    Date of Patent: May 28, 2002
    Assignee: Alcon Universal Ltd.
    Inventors: Son Trung Tran, Stephen J. Van Noy
  • Patent number: 6395600
    Abstract: Method for forming at least a portion of a top electrode of a container capacitor and at least a portion of a contact plug in one deposition are described. In one embodiment, the top electrode is formed interior to a bottom electrode of the container capacitor. In another embodiment, the top electrode is formed interior to, and exterior and below a portion of the bottom electrode of the container capacitor. The method of forming a top electrode of a container capacitor and a contact plug with a same deposition is particularly well-suited for high-density memory array formation.
    Type: Grant
    Filed: September 2, 1999
    Date of Patent: May 28, 2002
    Assignee: Micron Technology, Inc.
    Inventors: D. Mark Durcan, Trung T. Doan, Roger R. Lee, Fernando Gonzalez
  • Publication number: 20020061714
    Abstract: The invention includes a semiconductive processing method of electrochemical-mechanical removing at least some of a conductive material from over a surface of a semiconductor substrate. A cathode is provided at a first location of the wafer, and an anode is provided at a second location of the wafer. The conductive material is polished with the polishing pad polishing surface. The polishing occurs at a region of the conductive material and not at another region. The region where the polishing occurs is defined as a polishing operation location. The polishing operation location is displaced across the surface of the substrate from said second location of the substrate toward said first location of the substrate. The polishing operation location is not displaced from said first location toward said second location when the polishing operation location is between the first and second locations.
    Type: Application
    Filed: March 23, 2000
    Publication date: May 23, 2002
    Inventors: Trung Tri Doan, Scott G. Meikle
  • Patent number: 6391778
    Abstract: An improved semiconductor device structure comprises insertion of a semiconductor wafer into a high-pressure heated chamber and the deposition of a low-melting-point aluminum material into a contact hole or via and over an insulating layer overlying a substrate of the wafer. The wafer is heated up to the melting point of the aluminum material and the chamber is pressurized to force the aluminum material into the contact holes or vias and eliminate voids present therein. A second layer of material, comprising a different metal or alloy, which is used as a dopant source, is deposited over an outer surface of the deposited aluminum material layer and allowed to diffuse into the aluminum material layer in order to form a homogenous aluminum alloy within the contact hole or via. A semiconductor device structure made according to the method is also disclosed.
    Type: Grant
    Filed: February 17, 2000
    Date of Patent: May 21, 2002
    Assignee: Micron Technology, Inc.
    Inventor: Trung T. Doan
  • Patent number: 6392901
    Abstract: The present invention is directed to methods and systems for a power supply rack. In one embodiment, the power supply rack has a slot configured to slidably receive a power supply. The rack also has a first connector configured to mate with a first power supply connector. The rack is further provided with a key mate configured to engage a corresponding power supply key mate.
    Type: Grant
    Filed: February 25, 1999
    Date of Patent: May 21, 2002
    Assignee: Power-One, Inc.
    Inventors: Frank W. Colver, Trung M. Duong
  • Patent number: 6391735
    Abstract: Disclosed is a container capacitor structure and method of constructing it. An etch mask and etch are used to expose portions of an exterior surface of electrode (“bottom electrodes”) of the container capacitor structure. The etch provides a recess between proximal pairs of container capacitor structures which recess is available for forming additional capacitance. Accordingly, a capacitor dielectric and a top electrode are formed on and adjacent to, respectively, both an interior surface and portions of the exterior surface of the first electrode. Advantageously, surface area common to both the first electrode and second electrodes is increased over using only the interior surface, which provides additional capacitance without a decrease in spacing for clearing portions of the capacitor dielectric and the second electrode away from a contact hole location.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: May 21, 2002
    Assignee: Micron Technology, Inc.
    Inventors: D. Mark Durcan, Trung T. Doan, Roger R. Lee, Fernando Gonzalez
  • Patent number: 6388284
    Abstract: Integrated circuitry capacitors and methods of forming the same are described. In accordance with one implementation, a capacitor plate is formed and a conductive layer of material is formed thereover. Preferably, the conductive layer of material is more conductive than the material from which the capacitor plate is formed. In a preferred implementation, the conductive layer of material comprises a titanium or titanium-containing layer. In another preferred implementation, the capacitor plate comprises an inner capacitor plate having an outer surface with a generally roughened surface area. In one aspect of this implementation, the roughened surface area comprises hemispherical grain polysilicon. Capacitors formed in accordance with the invention are particularly well suited for use in dynamic random access memory (DRAM) circuitry.
    Type: Grant
    Filed: January 3, 2001
    Date of Patent: May 14, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Howard E. Rhodes, Lyle D. Breiner, Philip J. Ireland, Trung Tri Doan, Gurtej S. Sandhu, Sujit Sharan
  • Publication number: 20020053640
    Abstract: A method for determining the concentration of hydrogen ion, organic anionic species and anionic species selected from the group consisting of OH−, CO3═, HS−, ClO3−, SO4═, S2O3═, polysulfide and peroxide in an aqueous sample solution, said method comprising subjecting said solution to near infrared radiation at a wavelength region of wave numbers selected from about 7,000 to 14,000 cm−1 through a solution path length of at least 3 mm to obtain spectral data for said solution; obtaining comparative spectral data for said anionic species at known concentrations in aqueous solutions; and correlating by multivariate calibration the relationships between said spectral data of said sample solution and said comparative spectral data to determine said concentration of said anionic species in said sample solution.
    Type: Application
    Filed: November 30, 2001
    Publication date: May 9, 2002
    Inventors: Michael Kester, Denys F. Leclerc, Thanh P. Trung, Edward A. Dylke
  • Publication number: 20020046705
    Abstract: An improved atomic layer doping apparatus is disclosed as having multiple doping regions in which individual monolayer species are first deposited and then dopant atoms contained therein are diffused into the substrate. Each doping region is chemically separated from adjacent doping regions. A loading assembly is programmed to follow pre-defined transfer sequences for moving semiconductor substrates into and out of the respective adjacent doping regions. According to the number of doping regions provided, a plurality of substrates could be simultaneously processed and run through the cycle of doping regions until a desired doping profile is obtained.
    Type: Application
    Filed: October 22, 2001
    Publication date: April 25, 2002
    Inventors: Gurtej Sandhu, Trung T. Doan
  • Patent number: 6376369
    Abstract: A method of metallization for a semiconductor channel, trench, or via with a high aspect ratio lined with a barrier metal layer. The channel, trench, or via is situated in a semiconductor substrate and the barrier metal layer has deposited thereon two metal layers, the first of which has a lower melting point by at least 10° C. than that of the second. A low temperature, high pressure process is used to alloy together the two uppermost metal layers and bond them to a barrier metal, and thereby substantially fill up the channel, trench, or via without leaving a void therein and without breaching the barrier layer in a pitting phenomenon.
    Type: Grant
    Filed: February 12, 1998
    Date of Patent: April 23, 2002
    Assignee: Micron Technology, Inc.
    Inventor: Trung T. Doan
  • Publication number: 20020045407
    Abstract: A method and apparatus for releasably attaching a planarizing medium, such as a polishing pad, to the platen of a chemical-mechanical planarization machine. In one embodiment, the apparatus can include several apertures in the upper surface of the platen that are coupled to a vacuum source. When a vacuum is drawn through the apertures in the platen, the polishing pad is drawn tightly against the platen and may therefore be less likely to wrinkle when a semiconductor substrate is engaged with the polishing pad during planarization. When the vacuum is released, the polishing pad can be easily separated from the platen. The apparatus can further include a liquid trap to separate liquid from the fluid drawn by the vacuum source through the apertures, and can also include a releasable stop to prevent the polishing pad from separating from the platen should the vacuum source be deactivated while the platen is in motion.
    Type: Application
    Filed: August 9, 2001
    Publication date: April 18, 2002
    Inventors: Trung Tri Doan, Scott E. Moore
  • Publication number: 20020045291
    Abstract: An apparatus and method for attaching a semiconductor die to a lead frame wherein the electric contact points of the semiconductor die are relocated to the periphery of the semiconductor die through a plurality of conductive traces. A plurality of leads extends from the lead frame over the conductive traces proximate the semiconductor die periphery and directly attaches to and makes electrical contact with the conductive traces in a LOC arrangement. Alternately, a connector may contact a portion of the conductive trace to make contact therewith.
    Type: Application
    Filed: August 30, 2001
    Publication date: April 18, 2002
    Inventor: Trung T. Doan
  • Publication number: 20020045322
    Abstract: A method for depositing tungsten nitride uses a source gas mixture having a silicon based gas for depositing the tungsten nitride to overlie a deposition substrate. A non-planar storage capacitor has a tungsten nitride capacitor electrode.
    Type: Application
    Filed: December 5, 2001
    Publication date: April 18, 2002
    Applicant: Micron Technology, Inc.
    Inventors: Scott Meikle, Trung Doan
  • Publication number: 20020034922
    Abstract: A system for polishing a semiconductor wafer, the system comprising a wafer polishing assembly for polishing a face of a semiconductor wafer at a polishing rate and a polishing uniformity, the wafer polishing assembly including a platen subassembly defining a polishing area, and a polishing head selectively supporting a semiconductor wafer and holding a face of the semiconductor wafer in contact with the platen subassembly to polish the wafer face; and a controller selectively adjusting one of a plurality of adjustable polishing parameters during polishing of the wafer.
    Type: Application
    Filed: November 14, 2001
    Publication date: March 21, 2002
    Inventors: Gurtej S. Sandhu, Trung Tri Doan
  • Publication number: 20020034928
    Abstract: A method and apparatus for releasably attaching a planarizing medium, such as a polishing pad, to the platen of a chemical-mechanical planarization machine. In one embodiment, the apparatus can include several apertures in the upper surface of the platen that are coupled to a vacuum source. When a vacuum is drawn through the apertures in the platen, the polishing pad is drawn tightly against the platen and may therefore be less likely to wrinkle when a semiconductor substrate is engaged with the polishing pad during planarization. When the vacuum is released, the polishing pad can be easily separated from the platen. The apparatus can further include a liquid trap to separate liquid from the fluid drawn by the vacuum source through the apertures, and can also include a releasable stop to prevent the polishing pad from separating from the platen should the vacuum source be deactivated while the platen is in motion.
    Type: Application
    Filed: August 9, 2001
    Publication date: March 21, 2002
    Inventors: Trung Tri Doan, Scott E. Moore
  • Patent number: 6358756
    Abstract: This invention pertains to a method of fabricating a MRAM structure and the resulting structure. The MRAM structure of the invention has the pinned layer recessed within a trench with the upper magnetic layer positioned over it. The method of MRAM fabrication utilizes a spacer processing technique, whereby the upper magnetic layer of the MRAM stack structure is formed between the region defined by the spacers, thereby allowing for self-alignment of the upper magnetic layer over the underlying pinned magnetic layer.
    Type: Grant
    Filed: February 7, 2001
    Date of Patent: March 19, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Gurtej Sandhu, Roger Lee, Dennis Keller, Trung T. Doan, Max F. Hineman, Ren Earl
  • Publication number: 20020025763
    Abstract: A method and apparatus for removing conductive material from a microelectronic substrate. In one embodiment, the method can include engaging a microelectronic substrate with a polishing surface of a polishing pad, electrically coupling a conductive material of the microelectronic substrate to a source of electrical potential, and oxidizing at least a portion of the conductive material by passing an electrical current through the conductive material from the source of electrical potential. For example, the method can include positioning first and second electrodes apart from a face surface of the microelectronic substrate and disposing an electrolytic fluid between the face surface and the electrodes with the electrodes in fluid communication with the electrolytic fluid. The method can further include removing the portion of conductive material from the microelectronic substrate by moving at least one of the microelectronic and the polishing pad relative to the other.
    Type: Application
    Filed: June 21, 2001
    Publication date: February 28, 2002
    Inventors: Whonchee Lee, Scott G. Meikle, Scott E. Moore, Trung T. Doan
  • Patent number: 6350638
    Abstract: A method of forming complementary type conductive regions on a substrate includes, a) providing a first etch stop layer over a substrate; b) etching a void through the first etch stop layer inwardly towards the substrate; c) providing a first conductive layer of a first conductive material over the first etch stop layer and into the void; d) removing the first conductive layer over the first etch stop layer to eliminate all first conductive material from atop the first etch stop layer, and leaving first conductive material in the void; e) removing the remaining first etch stop layer from the substrate thereby defining a remaining region of first conductive layer; f) providing a second conductive layer of a second conductive material over the substrate and remaining first conductive layer region; and g) removing the second conductive layer over the first conductive layer to eliminate all second conductive material from atop the first conductive layer, and leaving second conductive material atop the substrate w
    Type: Grant
    Filed: February 6, 2001
    Date of Patent: February 26, 2002
    Assignee: Micron Technology, Inc.
    Inventors: Trung Tri Doan, Charles H. Dennison
  • Publication number: 20020016054
    Abstract: An ovonic phase-change semiconductor memory device having a reduced area of contact between electrodes of chalcogenide memories, and methods of forming the same. Such memory devices are formed by forming a tip protruding from a lower surface of a lower electrode element. An insulative material is applied over the lower electrode such that an upper surface of the tip is exposed. A chalcogenide material and an upper electrode are either formed atop the tip, or the tip is etched into the insulative material and the chalcogenide material and upper electrode are deposited within the recess. This allows the memory cells to be made smaller and allows the overall power requirements for the memory cell to be minimized.
    Type: Application
    Filed: September 25, 2001
    Publication date: February 7, 2002
    Inventors: Trung T. Doan, D. Mark Durcan, Brent D. Gilgen
  • Publication number: 20020016131
    Abstract: A system for polishing a semiconductor wafer, the system comprising a wafer polishing assembly for polishing a face of a semiconductor wafer at a polishing rate and a polishing uniformity, the wafer polishing assembly including a platen subassembly defining a polishing area, and a polishing head selectively supporting a semiconductor wafer and holding a face of the semiconductor wafer in contact with the platen subassembly to polish the wafer face; and a controller selectively adjusting one of a plurality of adjustable polishing parameters during polishing of the wafer.
    Type: Application
    Filed: October 4, 2001
    Publication date: February 7, 2002
    Inventors: Gurtej S. Sandhu, Trung Tri Doan