Patents by Inventor Trung (Tim) Trinh

Trung (Tim) Trinh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6306009
    Abstract: A system for polishing a semiconductor wafer, the system comprising a wafer polishing assembly for polishing a face of a semiconductor wafer at a polishing rate and a polishing uniformity, the wafer polishing assembly including a platen subassembly defining a polishing area, and a polishing head selectively supporting a semiconductor wafer and holding a face of the semiconductor wafer in contact with the platen subassembly to polish the wafer face; and a controller selectively adjusting one of a plurality of adjustable polishing parameters during polishing of the wafer.
    Type: Grant
    Filed: November 19, 1999
    Date of Patent: October 23, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Gurtej S. Sandhu, Trung Tri Doan
  • Patent number: 6303953
    Abstract: A process of forming a capacitor on a surface of a wafer having one or more word lines and an active area adjacent the word lines. The word lines are isolated from the active areas by isolation spacers. The process comprises the steps of forming a multilayer structure over the word lines and the active area, selectively removing a portion of the multilayer structure to expose active area and to form a capacitor container region above the active area and sequentially depositing the bottom electrode, the cell dielectric and the upper electrode of the capacitor. The multilayer structure comprises a conformal etch stop layer, a sacrificial layer and a mask layer. The etch stop layer protects the active area and word line spacers during a selective etch of the sacrificial layer, and the etch stop layer may then be removed with minimal damage to the gate electrode spacers. In the preferred embodiment, the process requires only two masking steps to form a fully isolated, high-surface area capacitor for a DRAM cell.
    Type: Grant
    Filed: January 29, 1999
    Date of Patent: October 16, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Trung T. Doan, Thomas A. Figura
  • Patent number: 6303784
    Abstract: Aminophosphonates alpha substituted by phenol groups, of formula (I) have lipoprotein(a) lowering activity.
    Type: Grant
    Filed: June 18, 1999
    Date of Patent: October 16, 2001
    Assignees: SmithKline Beecham p.l.c., Symphar SA
    Inventors: Lan Mong Nguyen, Hieu Trung Phan, Vinh Van Diep, Simon Floret, Raymond Azoulay, Eric Niesor, Craig Leigh Bentzen, Robert John Ife
  • Patent number: 6300219
    Abstract: In accordance with an aspect of the invention, a method of forming a trench isolation region includes forming a trench within a substrate. A silanol layer is formed to partially fill the trench and then converted, at least some of the silanol, to a compound including at least one of SiOn and RSiOn, where R includes an organic group. An electrically insulative material is formed over the converted silanol to fill the trench. In another aspect of the invention, a method of forming a trench isolation region includes forming a trench within a substrate. A first layer of at least one of Si(OH)x and (CH3)ySi(OH)4−y is formed to partially fill the trench. At least some of the Si(OH)x if present is converted to SiO2 and at least some of (CH3)ySi(OH)4−y if present is converted to (CH3)xSiO2−x. Next, a layer of an electrically insulative material is formed to fill the trench.
    Type: Grant
    Filed: August 30, 1999
    Date of Patent: October 9, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Trung Tri Doan, Gurtej S. Sandhu
  • Patent number: 6301006
    Abstract: An endpoint detector and performance monitoring system for quickly and accurately measuring the change in thickness of a wafer and other planarizing parameters in chemical-mechanical polishing processes. In one embodiment, an endpoint detector has a reference platform, a measuring face, and a distance measuring device. The reference platform is positioned proximate to the wafer carrier, and the reference platform and measuring device are positioned apart from one another by a known, constant distance. The measuring face is fixedly positioned with respect to the wafer carrier at a location that allows the measuring device to engage the measuring face when the wafer is positioned on the reference platform. Each time the measuring device engages the measuring surface, it measures the displacement of the measuring face with respect to the measuring device. The displacement of the measuring face is proportional to the change in thickness of the wafer between measurements.
    Type: Grant
    Filed: February 8, 2000
    Date of Patent: October 9, 2001
    Assignee: Micron Technology, Inc.
    Inventor: Trung T. Doan
  • Publication number: 20010026998
    Abstract: In one aspect, the invention includes a method of treating a surface of a substrate. A mixture which comprises at least a frozen first material and liquid second material is provided on the surface and moved relative to the substrate. In another aspect, the invention encompasses a method of treating a plurality of substrates. A treating member is provided proximate a first substrate, and an initial layer of frozen material is formed over a surface of the treating member. A surface of the first substrate is treated by moving at least one of the treating member and the first substrate relative to the other of the treating member and the first substrate. After the surface of the first substrate is treated, the initial layer of frozen material is removed from over the surface of the treating member.
    Type: Application
    Filed: May 22, 2001
    Publication date: October 4, 2001
    Inventors: Scott E. Moore, Trung Tri Doan
  • Patent number: 6297993
    Abstract: The reduction of electrical noise in a high voltage distribution path of a high density flash memory device is disclosed. High voltage brought on-chip from an external power source is transmitted over separate isolated voltage distribution paths to a voltage generator circuit. The voltage generator pumps up the voltage of one of the voltage paths and uses the pumped up voltage to control the distribution of the voltage from the other voltage path, whereby electrical noise from the voltage pump is isolated from the distributed voltage.
    Type: Grant
    Filed: November 13, 2000
    Date of Patent: October 2, 2001
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Johnny C. Chen, Yasushi Kasa, Trung S. Pham
  • Publication number: 20010024886
    Abstract: An exemplary embodiment of the present invention discloses a method for forming a forming a storage capacitor having a uniform dielectric film, by a the steps of: forming a bottom electrode of the storage capacitor and an insulation material about the bottom electrode, the bottom electrode comprises a nitridation receptive material and the insulation material comprises a nitridation resistive material; depositing a layer of non-doped silicon to a thickness of 20 Å or less over the bottom electrode and the insulation material; converting the silicon layer to a silicon nitride compound; depositing a silicon nitride of uniform thickness directly on the silicon nitride compound while using the silicon nitride compound as a nitride-nucleation enhancing surface; exposing the silicon nitride compound and the silicon nitride layer to an oxidation ambient to form a storage capacitor dielectric film; and then forming a top electrode of the storage capacitor over the storage capacitor dielectric film.
    Type: Application
    Filed: April 19, 2001
    Publication date: September 27, 2001
    Inventor: Trung Doan
  • Publication number: 20010024118
    Abstract: A die contacting substrate establishes ohmic contact with the die by means of raised portions on contact members. The raised portions are dimensioned so that a compression force applied to the die against the substrate results in a limited penetration of the contact member into the bondpads. The arrangement may be used for establishing electrical contact and with a burn-in oven and with a discrete die tester. This permits the die to be characterized prior to assembly, so that the die may then be transferred in an unpackaged form. A Z-axis anisotropic conductive interconnect material may be interposed between the die attachment surface and the die.
    Type: Application
    Filed: April 7, 1997
    Publication date: September 27, 2001
    Inventors: WARREN M. FARNWORTH, ALAN G. WOOD, TRUNG T. DOAN, DAVID R. HEMBREE
  • Patent number: 6294452
    Abstract: An ovonic phase-change semiconductor memory device having a reduced area of contact between electrodes of chalcogenide memories, and methods of forming the same. Such memory devices are formed by forming a tip protruding from a lower surface of a lower electrode element. An insulative material is applied over the lower electrode such that an upper surface of the tip is exposed. A chalcogenide material and an upper electrode are either formed atop the tip, or the tip is etched into the insulative material and the chalcogenide material and upper electrode are deposited within the recess. This allows the memory cells to be made smaller and allows the overall power requirements for the memory cell to be minimized.
    Type: Grant
    Filed: June 2, 2000
    Date of Patent: September 25, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Trung T. Doan, D. Mark Durcan, Brent D. Gilgen
  • Patent number: 6295220
    Abstract: A memory bar for use in high density memory modules. A memory bar comprises a substrate that provides a mounting for at least two IC chips, such that the substrate and associated IC chips may be mounted, for example, on one side of a memory module.
    Type: Grant
    Filed: November 3, 1998
    Date of Patent: September 25, 2001
    Assignee: Zomaya Group, Inc.
    Inventors: Rashwan B. Darwish, Trung Huynh
  • Patent number: 6293828
    Abstract: The present invention is directed to methods and systems for a power supply housing system. In one embodiment, the housing assembly has a rear side and at least a first connector accessible from the rear side. The first connector has at least one pin which extends from the rear side by a first amount. A first key assembly extends from the rear side and is configured to permit the power supply to be fully inserted into a rack in a first orientation and to prevent the power supply from being fully inserted into the rack in a second orientation. A standoff assembly extends from the rear side by a second amount greater than the first amount.
    Type: Grant
    Filed: February 25, 1999
    Date of Patent: September 25, 2001
    Assignee: Power-One, Inc.
    Inventors: Frank W. Colver, Trung M. Duong
  • Publication number: 20010023117
    Abstract: In one aspect, the invention includes a method of treating a surface of a substrate. A mixture which comprises at least a frozen first material and liquid second material is provided on the surface and moved relative to the substrate. In another aspect, the invention encompasses a method of treating a plurality of substrates. A treating member is provided proximate a first substrate, and an initial layer of frozen material is formed over a surface of the treating member. A surface of the first substrate is treated by moving at least one of the treating member and the first substrate relative to the other of the treating member and the first substrate. After the surface of the first substrate is treated, the initial layer of frozen material is removed from over the surface of the treating member.
    Type: Application
    Filed: May 22, 2001
    Publication date: September 20, 2001
    Inventors: Scott E. Moore, Trung Tri Doan
  • Publication number: 20010023079
    Abstract: In one aspect, the invention includes a method of treating a surface of a substrate. A mixture which comprises at least a frozen first material and liquid second material is provided on the surface and moved relative to the substrate. In another aspect, the invention encompasses a method of treating a plurality of substrates. A treating member is provided proximate a first substrate, and an initial layer of frozen material is formed over a surface of the treating member. A surface of the first substrate is treated by moving at least one of the treating member and the first substrate relative to the other of the treating member and the first substrate. After the surface of the first substrate is treated, the initial layer of frozen material is removed from over the surface of the treating member.
    Type: Application
    Filed: May 22, 2001
    Publication date: September 20, 2001
    Inventors: Scott E. Moore, Trung Tri Doan
  • Patent number: 6291289
    Abstract: Integrated circuitry capacitors and methods of forming the same are described. In accordance with one implementation, a capacitor plate is formed and a conductive layer of material is formed thereove. Preferably, the conductive layer of material is more conductive than the material from which the capacitor plate is formed. In a preferred implementation, the conductive layer of material comprises a titanium or titanium-containing layer. In another preferred implementation, the capacitor plate comprises an inner capacitor plate having an outer surface with a generally roughened surface area. In one aspect of this implementation, the roughened surface area comprises hemispherical grain polysilicon. Capacitors formed in accordance with the invention are particularly well suited for use in dynamic random access memory (DRAM) circuitry.
    Type: Grant
    Filed: June 25, 1999
    Date of Patent: September 18, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Howard E. Rhodes, Lyle D. Breiner, Philip J. Ireland, Trung Tri Doan, Gurtej S. Sandhu, Sujit Sharan
  • Patent number: 6291340
    Abstract: This invention constitutes a contact structure incorporating an amorphous titanium nitride barrier layer formed via low-pressure chemical vapor deposition (LPCVD) utilizing tetrakis-dialkylamido-titanium, Ti(NMe2)4, as the precursor. The contact structure is fabricated by etching a contact opening through an dielectric layer down to a diffusion region to which electrical contact is to be made. Titanium metal is deposited over the surface of the wafer so that the exposed surface of the diffusion region is completely covered by a layer of the metal. At least a portion of the titanium metal layer is eventually converted to titanium silicide, thus providing an excellent conductive interface at the surface of the diffusion region. A titanium nitride barrier layer is then deposited using the LPCVD process, coating the walls and floor of the contact opening.
    Type: Grant
    Filed: January 31, 2000
    Date of Patent: September 18, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Gurtej S. Sandhu, Trung T. Doan, Tyler A. Lowrey
  • Patent number: 6284660
    Abstract: The invention also relates to an a method of fabrication of an integrated circuit, the method includes altering a portion of a surface layer of a material to be polished and polishing the surface layer in a chemical mechanical polishing process. Preferably, the step of altering of the present invention includes adding an impurity to the material such as a dopant by heavy ion implantation at a concentration level of about 1×1010 ions/cm2 to about 1×1018 ions/cm2.
    Type: Grant
    Filed: September 2, 1999
    Date of Patent: September 4, 2001
    Assignee: Micron Technology, Inc.
    Inventor: Trung T. Doan
  • Publication number: 20010017195
    Abstract: A rapid method is provided for the on-line spectroscopic determination of lignin content and/or kappa number in wood pulps. Unlike currently available commercial instrumentation, the method enables one to measure lignin content independently of species variations and pulp consistency.
    Type: Application
    Filed: December 20, 2000
    Publication date: August 30, 2001
    Inventors: Thanh P. Trung, Denys Leclerc
  • Patent number: 6281091
    Abstract: Disclosed is a container capacitor structure and method of constructing it. An etch mask and etch are used to expose portions of an exterior surface of electrode (“bottom electrodes”) of the container capacitor structure. The etch provides a recess between proximal pairs of container capacitor structures, which recess is available for forming additional capacitance. Accordingly, a capacitor dielectric and a top electrode are formed on and adjacent to, respectively, both an interior surface and portions of the exterior surface of the first electrode. Advantageously, surface area common to both the first electrode and second electrodes is increased over using only the interior surface, which provides additional capacitance without a decrease in spacing for clearing portions of the capacitor dielectric and the second electrode away from a contact hole location.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: August 28, 2001
    Assignee: Micron Technology, Inc.
    Inventors: D. Mark Durcan, Trung T. Doan, Roger R. Lee, Fernando Gonzalez
  • Patent number: 6281109
    Abstract: An exemplary implementation of the present invention includes a method for forming conductive lines fabricated in a semiconductor device, the method comprising the steps of forming a first layer of patterned conductive lines, having substantially vertical sidewalls, on a supporting material; of forming insulative spacers about the substantially vertical sidewalls; of forming trenches into the supporting material that align to the insulative spacers; and of forming a second layer of patterned conductive lines such that each line is at least partially embedded within a corresponding trench. Preferably, the conductive lines, formed by a double metal process, are recessed into a supporting material that has a substantially planar surface.
    Type: Grant
    Filed: May 15, 2000
    Date of Patent: August 28, 2001
    Assignee: Micron Technology, Inc.
    Inventors: Manny Ma, Trung Doan, Jeff Zhiqiang Wu