Patents by Inventor Wen Shen

Wen Shen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220352887
    Abstract: A semiconductor device includes a hysteresis block configured to generate an output voltage at corresponding disabling enabling voltage levels and a core-voltage-gated (CVG) device configured to receive a core voltage, an input terminal of the hysteresis block is coupled to a control node. The CVG device is configured to alter a control voltage at the control node so as to cause the output voltage of the hysteresis block to be generated at the disabling voltage level in response to the core voltage being at or below a first trigger level. Additionally, the CVG device is configured to alter the control voltage at the control node so as to cause the output voltage of the hysteresis block to be generated at the enabling voltage level in response to the core voltage being at or above a second trigger level, the second trigger level being above the first trigger level.
    Type: Application
    Filed: July 30, 2021
    Publication date: November 3, 2022
    Inventors: Po-Zeng KANG, Wen-Shen CHOU, Yung-Chow PENG
  • Publication number: 20220320283
    Abstract: A semiconductor device structure is provided. The device includes a plurality of semiconductor layers and a gate electrode layer surrounding each semiconductor layer of the plurality of semiconductor layers. The gate electrode layer comprises a first part and a second part below the first part. The second part comprises a first portion disposed adjacent a first semiconductor layer of the plurality of semiconductor layers, and an exterior surface of the first portion having a first radius of curvature, a second portion below the first portion and in contact with a second semiconductor layer of the plurality of semiconductor layers, and a third portion below the second portion and in contact with a third semiconductor layer of the plurality of semiconductor layers, and an exterior surface of the third portion having a second radius of curvature greater than the first radius of curvature.
    Type: Application
    Filed: July 5, 2021
    Publication date: October 6, 2022
    Inventor: Shu-Wen SHEN
  • Publication number: 20220319928
    Abstract: In a method of manufacturing a semiconductor device, a fin structure including a stacked layer of first and second semiconductor layers and a hard mask layer over the stacked layer is formed. A sacrificial cladding layer is formed over at least sidewalls of the exposed hard mask layer and stacked layer. An etching is performed to remove lateral portions of the sacrificial cladding layer, thereby leaving the sacrificial cladding layer on sidewalls of the exposed hard mask layer and stacked layer. A first dielectric layer and a second dielectric layer made of a different material than the first dielectric layer are formed. The second dielectric layer is recessed, and a third dielectric layer made of a different material than the second dielectric layer is formed on the recessed second dielectric layer. During the etching operation, a protection layer is formed over the sacrificial cladding layer.
    Type: Application
    Filed: July 6, 2021
    Publication date: October 6, 2022
    Inventors: Shu-Wen SHEN, Chen-Ping CHEN
  • Publication number: 20220309221
    Abstract: Techniques for generating one or more non-final layouts for an analog integrated circuit are disclosed. The techniques include generating a non-final layout of an analog integrated circuit based on device specifications, partitioning the non-final layout into a plurality of sub-cells, merging the verified sub-cells to form a merged layout of the analog integrated circuit, and performing quality control checks on the merged layout. Additionally or alternatively, generating the non-final layout can include determining an allowable spacing between adjacent cells of different cell types or inserting one or more filler cells into a filler zone in the non-final layout.
    Type: Application
    Filed: March 25, 2021
    Publication date: September 29, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yu-Tao Yang, Wen-Shen Chou, Yung-Chow Peng, Yung-Hsu Chuang
  • Patent number: 11429775
    Abstract: Various techniques are disclosed for automatically generating sub-cells for a non-final layout of an analog integrated circuit. Device specifications and partition information for the analog integrated circuit is received. Based on the device specifications and the partition information, first cut locations for a first set of cuts to be made along a first direction of a non-final layout of the analog integrated circuit and second cut locations for a second set of cuts to be made along a second direction in the non-final layout are determined. The first set of cuts are made in the non-final layout at the cut locations to produce a temporary layout. The second set of cuts are made in the temporary layout at the cut locations to produce a plurality of sub-cells.
    Type: Grant
    Filed: March 25, 2021
    Date of Patent: August 30, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chih-Chiang Chang, Wen-Shen Chou, Yung-Chow Peng, Yung-Hsu Chuang, Yu-Tao Yang, Bindu Madhavi Kasina
  • Patent number: 11426598
    Abstract: A reusable adhesive pad with embedded magnets consists of a layer of fibrous cloth with elasticity, a layer of silicone gel padding, and permanent magnets. The fibrous cloth with elasticity is made from fiber materials with a stretchable characteristic. The silicone gel padding is spread out fully and glued on one surface of the fibrous cloth with elasticity. In addition, the silicone gel padding is provided with holes that the permanent magnets with cylindrical or conical outers can be filled in and glued to the adhesive surface of the fibrous cloth with elasticity. Since the other sides of the permanent magnets protrude outwards the surface of the silicone gel padding, applying the invention to the human skin can perform the acupuncture and moxibustion treatment and the magneto-therapy to lessen painful discomfort.
    Type: Grant
    Filed: June 6, 2019
    Date of Patent: August 30, 2022
    Inventors: Wen-Shen Ko, Chih-Han Ko, Wang-Hsiang Ko, Wei Chen
  • Publication number: 20220246602
    Abstract: A method of generating a layout design of an integrated circuit includes forming an active zone and partitioning the active zone into a center portion between a first side portion and a second side portion. The method also includes forming a plurality of gate-strips and forming a routing line. The plurality of gate-strips includes a first group of gate-strips intersecting the active zone over first channel regions in the center portion, a second group of gate-strips intersecting the active zone over second channel regions in the center portion, a third group of gate-strips intersecting the active zone over third channel regions in the first side portion, and a fourth group of gate-strips intersecting the active zone over fourth channel regions in the second side portion.
    Type: Application
    Filed: April 18, 2022
    Publication date: August 4, 2022
    Inventors: Yu-Tao YANG, Wen-Shen CHOU, Yung-Chow PENG
  • Patent number: 11398548
    Abstract: A semiconductor device and a method for manufacturing the semiconductor device are provided. The semiconductor device includes an insulating layer, a semiconductor layer, a plurality of isolation structures, a transistor, a first contact, a plurality of silicide layers, and a protective layer. The semiconductor layer is disposed on a front side of the insulating layer. The plurality of isolation structures are disposed in the semiconductor layer. The transistor is disposed on the semiconductor layer. The first contact is disposed beside the transistor and passes through one of the plurality of isolation structures and the insulating layer therebelow. The plurality of silicide layers are respectively disposed on a bottom surface of the first contact and disposed on a source, a drain, and a gate of the transistor. The protective layer is disposed between the first contact and the insulating layer.
    Type: Grant
    Filed: December 16, 2020
    Date of Patent: July 26, 2022
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Wen-Shen Li, Ching-Yang Wen, Purakh Raj Verma, Xingxing Chen, Chee-Hau Ng
  • Publication number: 20220230975
    Abstract: A radiofrequency device includes a buried insulation layer, a transistor, a contact structure, a connection bump, an interlayer dielectric layer, and a mold compound layer. The buried insulation layer has a first side and a second side opposite to the first side in a thickness direction of the buried insulation layer. The transistor is disposed on the first side of the buried insulation layer. The contact structure penetrates the buried insulation layer and is electrically connected with the transistor. The connection bump is disposed on the second side of the buried insulation layer and electrically connected with the contact structure. The interlayer dielectric layer is disposed on the first side of the buried insulation layer and covers the transistor. The mold compound layer is disposed on the interlayer dielectric layer. The mold compound layer may be used to improve operation performance and reduce manufacturing cost of the radiofrequency device.
    Type: Application
    Filed: April 7, 2022
    Publication date: July 21, 2022
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventors: Purakh Raj Verma, Wen-Shen Li, Ching-Yang Wen
  • Publication number: 20220204936
    Abstract: A non-fibrous film of which the composition includes a collagen and a polyester polymer is provided. A content of the polyester polymer in the non-fibrous film is 1-60 wt %. Moreover, the non-fibrous film has a swelling rate of 1-200 ?m/hour or a swelling proportion per unit time of 0.1-2%/hour in an aqueous liquid.
    Type: Application
    Filed: September 15, 2021
    Publication date: June 30, 2022
    Applicant: Industrial Technology Research Institute
    Inventors: Yu-Bing LIOU, Chih-Ching LIAO, Hsin-Yi HSU, Ying-Wen SHEN, Yun-Chung TENG, Hsin-Hsin SHEN, Yi-Chen CHEN
  • Publication number: 20220204772
    Abstract: A bioprintable material is provided. The bioprintable material includes a hydrogel and microfilaments mixed in the hydrogel. The hydrogel includes a first collagen. The microfilament includes a second collagen. The diameter of the microfilament is ranging from 5 microns to 200 microns. The weight ratio of the microfilaments to the first collagen is ranging from 0.01:1 to 10:1.
    Type: Application
    Filed: December 23, 2021
    Publication date: June 30, 2022
    Applicant: Industrial Technology Research Institute
    Inventors: Yun-Chung TENG, Jen-Huang HUANG, Ying-Wen SHEN, Yu-Bing LIOU, Hsin-Yi HSU, Li-Hsin LIN, Yuchi WANG, Hsin-Hsin SHEN
  • Patent number: 11362048
    Abstract: A radiofrequency device includes a buried insulation layer, a transistor, a contact structure, a connection bump, an interlayer dielectric layer, and a mold compound layer. The buried insulation layer has a first side and a second side opposite to the first side in a thickness direction of the buried insulation layer. The transistor is disposed on the first side of the buried insulation layer. The contact structure penetrates the buried insulation layer and is electrically connected with the transistor. The connection bump is disposed on the second side of the buried insulation layer and electrically connected with the contact structure. The interlayer dielectric layer is disposed on the first side of the buried insulation layer and covers the transistor. The mold compound layer is disposed on the interlayer dielectric layer. The mold compound layer may be used to improve operation performance and reduce manufacturing cost of the radiofrequency device.
    Type: Grant
    Filed: September 27, 2018
    Date of Patent: June 14, 2022
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Purakh Raj Verma, Wen-Shen Li, Ching-Yang Wen
  • Patent number: 11332733
    Abstract: The present disclosure provides oligomeric compound comprising a modified oligonucleotide having a central region comprising one or more modifications. In certain embodiments, the present disclosure provides oligomeric compounds having an improved therapeutic index or an increased maximum tolerated dose.
    Type: Grant
    Filed: February 12, 2019
    Date of Patent: May 17, 2022
    Assignee: lonis Pharmaceuticals, Inc.
    Inventors: Punit P. Seth, Michael Oestergaard, Michael T. Migawa, Xue-hai Liang, Wen Shen, Stanley T. Crooke, Eric E. Swayze
  • Publication number: 20220122913
    Abstract: A semiconductor device includes transistors and a resistor. The transistors are connected in series between a power terminal and a ground terminal, and gate terminals of the transistors being connected together. The resistor is overlaid above the transistors. The resistor is connected between a source terminal of the transistors and the ground terminal.
    Type: Application
    Filed: January 3, 2022
    Publication date: April 21, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Po-Zeng KANG, Wen-Shen CHOU, Yung-Chow PENG
  • Patent number: 11309306
    Abstract: An integrated circuit includes an active zone having a center portion adjoining a first side portion and a second side portion. A first transistor having a gate formed over one of the first channel regions in the center portion has a first threshold-voltage. A second transistor having a gate formed over one of the second channel regions in the center portion has a second threshold-voltage. A third transistor having a gate formed over one of the third channel regions in the first side portion has a third threshold-voltage. A fourth transistor having a gate formed over one of the fourth channel regions in the second side portion has a fourth threshold-voltage. A first average of the first threshold-voltage and the second threshold-voltage is larger than a second average of the third threshold-voltage and the fourth threshold-voltage by a predetermined threshold-voltage offset.
    Type: Grant
    Filed: September 17, 2019
    Date of Patent: April 19, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Yu-Tao Yang, Wen-Shen Chou, Yung-Chow Peng
  • Publication number: 20220082451
    Abstract: A semiconductor device includes a plurality of active area structures. One or more active devices include portions of the plurality of active area structures. A metal layer is formed on the plurality of active area structures and separated from the one or more active devices by one or more dummy gate layers. The metal layer is configured to measure, due to a change of resistance in the metal layer, a temperature of the plurality of active area structures.
    Type: Application
    Filed: November 23, 2021
    Publication date: March 17, 2022
    Inventors: Po-Zeng KANG, Wen-Shen CHOU, Yung-Chow PENG
  • Patent number: 11270057
    Abstract: A method includes: generating a design layout according to a circuit design by placing first and second components; identifying a first area and a second area between the first component and the second component; and determining a first cell configuration of the first component according to the first component and a second cell configuration of the second component according to the second component. The method further includes selecting a first cell comprising a first capacitor from a cell library, wherein the first cell has a third cell configuration identical to the first cell configuration; selecting a second cell comprising a second capacitor from the cell library, wherein the second cell has a fourth cell configuration identical to the second cell configuration; placing a first cell array formed of the first cell in the first area; and placing a second cell array formed of the second cell in the second area.
    Type: Grant
    Filed: August 12, 2020
    Date of Patent: March 8, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Yu-Tao Yang, Yung-Hsu Chuang, Wen-Shen Chou, Yung-Chow Peng
  • Patent number: 11254902
    Abstract: A cell culture module, a cell culture system and a cell culture method are provided. The cell culture module includes a casing, a first fixer, a second fixer and a sheet-shaped carrier member. The casing has a chamber and at least one inlet/outlet. The inlet/outlet communicates with the chamber. The first fixer is fixed to the casing and located in the chamber. The second fixer is disposed in the chamber and is movable relative to the first fixer. The sheet-shaped carrier member is formed by arranging a plurality of cell culture carriers, and two opposite ends of the sheet-shaped carrier member are respectively fixed to the first fixer and the second fixer. The sheet-shaped carrier member is in an open state or a folded state according to a variation in a distance between the first fixer and the second fixer due to a movement of the second fixer.
    Type: Grant
    Filed: December 20, 2018
    Date of Patent: February 22, 2022
    Assignee: Industrial Technology Research Institute
    Inventors: Ing-Kae Wang, Ying-Wen Shen, Yea-Tzy Deng, Den-Tai Lin, Yu-Bing Liou, Sing-Ying Hsieh, Wei-Zhou Yeh, Meng-Hua Yang, Hsiang-Chun Hsu, Ying-Chun Chien
  • Publication number: 20220050950
    Abstract: A method includes: generating a design layout according to a circuit design by placing first and second components; identifying a first area and a second area between the first component and the second component; and determining a first cell configuration of the first component according to the first component and a second cell configuration of the second component according to the second component. The method further includes selecting a first cell comprising a first capacitor from a cell library, wherein the first cell has a third cell configuration identical to the first cell configuration: selecting a second cell comprising a second capacitor from the cell library, wherein the second cell has a fourth cell configuration identical to the second cell configuration; placing a first cell array formed of the first cell in the first area; and placing a second cell array formed of the second cell in the second area.
    Type: Application
    Filed: August 12, 2020
    Publication date: February 17, 2022
    Inventors: YU-TAO YANG, YUNG-HSU CHUANG, WEN-SHEN CHOU, YUNG-CHOW PENG
  • Publication number: 20220040554
    Abstract: A swimming timer including a fluid container, a fluid channel, a fluid sensor, a control circuit board and a display device. The fluid channel is connected to the fluid container and the fluid sensor, and the control circuit board is wired with the fluid sensor and the display device. The fluid container is installed and mounted on a side-wall of a swimming lane. When a swimmer starts, turns and stops, the fluid container will be touched and compressed forcing the fluid inside to flow into the fluid channel. The fluid sensor detects the fluid flow and generates electronic signals accordingly for the control circuit board and the built-in timing and stopwatch program to use as the input commands of start, lap and stop to compute the swimming time and the number of swimming laps. The display device is to show the results for the swimmer reference.
    Type: Application
    Filed: February 16, 2021
    Publication date: February 10, 2022
    Inventors: Wen-Shen KO, Chih-Han KO, Wang-Hsiang KO