Patents by Inventor Wen Wu

Wen Wu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220274502
    Abstract: Disclosed is an apparatus for charging a battery comprising a first charging device configured to communicate with at least one second charging device, the first charging device and the at least one second charging device configured to charge the battery, and comprising a first controller configured to control the first charging device, wherein the first controller determines the number of the at least one second charging devices by communicating with a second controller.
    Type: Application
    Filed: March 11, 2020
    Publication date: September 1, 2022
    Applicant: MINE MOBILITY RESEARCH CO., LTD.
    Inventors: Somphote AHUNAI, Wen Wu PAN, Cao Kai ZHENG, Gang LIU, Jian Hua LI, Xiao Meng DENG, Zhao Hui PENG
  • Patent number: 11430738
    Abstract: A light-emitting diode display is provided. The light-emitting diode display includes a substrate, a plurality of wires, a plurality of light-emitting areas, and at least one driver IC. The plurality of wires are formed on the substrate. The plurality of light-emitting areas include a light-emitting diode area and a virtual area. The plurality of light-emitting areas are arranged in a matrix. The virtual area of the plurality of light-emitting areas corresponds to each other. The driver IC is formed on the virtual area of the plurality of the light-emitting areas or on the plurality of the light-emitting areas.
    Type: Grant
    Filed: December 24, 2018
    Date of Patent: August 30, 2022
    Assignee: PRILIT OPTRONICS, INC.
    Inventors: Biing-Seng Wu, Chao-Wen Wu
  • Patent number: 11430776
    Abstract: Packaged devices and methods of manufacturing the devices are described herein. The packaged devices may be fabricated using heterogeneous devices and asymmetric dual-side molding on a multi-layered redistribution layer (RDL) structure. The packaged devices may be formed with a heterogeneous three-dimensional (3D) Fan-Out System-in-Package (SiP) structure having small profiles and can be formed using a single carrier substrate.
    Type: Grant
    Filed: June 15, 2020
    Date of Patent: August 30, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yi-Wen Wu, Po-Yao Chuang, Meng-Liang Lin, Techi Wong, Shih-Ting Hung, Po-Hao Tsai, Shin-Puu Jeng
  • Patent number: 11429160
    Abstract: A chassis for electronic equipment, comprising a front panel, a slot disposed in the front panel and a first computer card latch disposed in the slot, the first computer card latch configured to hold a computer card having a first predetermined height.
    Type: Grant
    Filed: February 3, 2020
    Date of Patent: August 30, 2022
    Assignee: DELL PRODUCTS L.P.
    Inventors: Chun-Yang Tseng, Hung-Wen Wu
  • Publication number: 20220251325
    Abstract: A method for processing a polyalkylene benzenedicarboxylate material includes subjecting a polyalkylene benzenedicarboxylate material to an immersion treatment with an immersion liquid including ethylene glycol, so as to obtain an immersed polyester material, and subjecting the immersed polyester material to a disintegration treatment to obtain a disintegrated polyester material. The immersed polyester material has crystallinity higher than that of the polyalkylene benzenedicarboxylate material.
    Type: Application
    Filed: February 8, 2022
    Publication date: August 11, 2022
    Applicant: National Taiwan University
    Inventors: Chia-Wen Wu, Wei-Sheng Liao, Yu-Wen Chiao
  • Patent number: 11410953
    Abstract: A via or pillar structure, and a method of forming, is provided. In an embodiment, a polymer layer is formed having openings exposing portions of an underlying conductive pad. A conductive layer is formed over the polymer layer, filling the openings. The dies are covered with a molding material and a planarization process is performed to form pillars in the openings. In another embodiment, pillars are formed and then a polymer layer is formed over the pillars. The dies are covered with a molding material and a planarization process is performed to expose the pillars. In yet another embodiment, pillars are formed and a molding material is formed directly over the pillars. A planarization process is performed to expose the pillars. In still yet another embodiment, bumps are formed and a molding material is formed directly over the bumps. A planarization process is performed to expose the bumps.
    Type: Grant
    Filed: August 3, 2020
    Date of Patent: August 9, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Ming-Che Ho, Yi-Wen Wu, Chien Ling Hwang, Hung-Jui Kuo, Chung-Shi Liu
  • Publication number: 20220238456
    Abstract: A package structure includes a redistribution structure, a first semiconductor die, a first passive component, a second semiconductor die, a first insulating encapsulant, a second insulating encapsulant, a second passive component and a global shielding structure. The redistribution structure includes dielectric layers and conductive layers alternately stacked. The first semiconductor die, the first passive component and the second semiconductor die are disposed on a first surface of the redistribution structure. The first insulating encapsulant is encapsulating the first semiconductor die and the first passive component. The second insulating encapsulant is encapsulating the second semiconductor die, wherein the second insulating encapsulant is separated from the first insulating encapsulant. The second passive component is disposed on a second surface of the redistribution structure.
    Type: Application
    Filed: April 11, 2022
    Publication date: July 28, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yi-Wen Wu, Shin-Puu Jeng, Shih-Ting Hung, Po-Yao Chuang
  • Publication number: 20220238660
    Abstract: A semiconductor structure and a method of forming the same are provided. In an embodiment, an exemplary method of forming the semiconductor structure includes forming a fin structure extending from a front side of a substrate, recessing a source region of the fin structure to form a source opening, forming a semiconductor plug under the source opening, planarizing the substrate to expose the semiconductor plug from a back side of the substrate, performing a pre-amorphous implantation (PAI) process to amorphize the substrate, replacing the amorphized substrate with a dielectric layer, and replacing the semiconductor plug with a backside source contact. By performing the PAI process, crystalline semiconductor is amorphized and may be substantially removed. Thus, the performance and reliability of the semiconductor structure may be advantageously improved.
    Type: Application
    Filed: January 27, 2021
    Publication date: July 28, 2022
    Inventors: Po-Yu Huang, Chen-Ming Lee, I-Wen Wu, Fu-Kai Yang, Mei-Yun Wang
  • Publication number: 20220238713
    Abstract: Epitaxial source/drain structures for enhancing performance of multigate devices, such as fin-like field-effect transistors (FETs) or gate-all-around (GAA) FETs, and methods of fabricating the epitaxial source/drain structures, are disclosed herein. An exemplary device includes a dielectric substrate. The device further includes a channel layer, a gate disposed over the channel layer, and an epitaxial source/drain structure disposed adjacent to the channel layer. The channel layer, the gate, and the epitaxial source/drain structure are disposed over the dielectric substrate. The epitaxial source/drain structure includes an inner portion having a first dopant concentration and an outer portion having a second dopant concentration that is less than the first dopant concentration. The inner portion physically contacts the dielectric substrate, and the outer portion is disposed between the inner portion and the channel layer. In some embodiments, the outer portion physically contacts the dielectric substrate.
    Type: Application
    Filed: July 23, 2021
    Publication date: July 28, 2022
    Inventors: Chen-Ming Lee, I-Wen Wu, Po-Yu Huang, Fu-Kai Yang, Mei-Yun Wang
  • Publication number: 20220238702
    Abstract: The present disclosure provides semiconductor devices and methods of forming the same. A semiconductor device according to one embodiment of the present disclosure includes a first fin-shaped structure extending lengthwise along a first direction over a substrate, a first epitaxial feature over a source/drain region of the first fin-shaped structure, a gate structure disposed over a channel region of the first fin-shaped structure and extending along a second direction perpendicular to the first direction, and a source/drain contact over the first epitaxial feature. The bottom surface of the gate structure is closer to the substrate than a bottom surface of the source/drain contact.
    Type: Application
    Filed: April 11, 2022
    Publication date: July 28, 2022
    Inventors: Jia-Heng Wang, Chun-Han Chen, I-Wen Wu, Chen-Ming Lee, Fu-Kai Yang, Mei-Yun Wang
  • Patent number: 11398405
    Abstract: A via opening including an etch stop layer (ESL) opening and methods of forming the same are provided which can be used in the back end of line (BEOL) process of IC fabrication. A metal feature is provided with a first part within a dielectric layer and with a top surface. An ESL is formed with a bottom surface of the ESL above and in contact with the dielectric layer, and a top surface of the ESL above the bottom surface of the ESL. An opening at the ESL is formed exposing the top surface of the metal feature; wherein the opening at the ESL has a bottom edge of the opening above the bottom surface of the ESL, a first sidewall of the opening at a first side of the metal feature, and a second sidewall of the opening at a second side of the metal feature.
    Type: Grant
    Filed: September 12, 2019
    Date of Patent: July 26, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chung-Wen Wu, Chih-Yuan Ting, Jyu-Horng Shieh
  • Publication number: 20220230978
    Abstract: A semiconductor device includes a substrate; an interconnect structure over the substrate; a first passivation layer over the interconnect structure; a first conductive pad, a second conductive pad, and a conductive line disposed over the first passivation layer and electrically coupled to conductive features of the interconnect structure; a conformal second passivation layer over and extending along upper surfaces and sidewalls of the first conductive pad, the second conductive pad, and the conductive line; a first conductive bump and a second conductive bump over the first conductive pad and the second conductive pad, respectively, where the first conductive bump and the second conductive bump extend through the conformal second passivation layer and are electrically coupled to the first conductive pad and the second conductive pad, respectively; and a dummy bump over the conductive line, where the dummy bump is separated from the conductive line by the conformal second passivation layer.
    Type: Application
    Filed: May 21, 2021
    Publication date: July 21, 2022
    Inventors: Ting-Li Yang, Po-Hao Tsai, Yi-Wen Wu, Sheng-Pin Yang, Hao-Chun Liu
  • Publication number: 20220228257
    Abstract: In some implementations, one or more semiconductor processing tools may deposit cobalt material within a cavity of the semiconductor device. The one or more semiconductor processing tools may polish an upper surface of the cobalt material. The one or more semiconductor processing tools may perform a hydrogen soak on the semiconductor device. The one or more semiconductor processing tools may deposit tungsten material onto the upper surface of the cobalt material.
    Type: Application
    Filed: January 21, 2021
    Publication date: July 21, 2022
    Inventors: Chi-Cheng HUNG, Pei-Wen WU, Yu-Sheng WANG, Pei-Shan CHANG
  • Publication number: 20220210255
    Abstract: An electronic device including a casing, a circuit board, a bracket, an antenna, and a protective member is provided. The casing has an accommodating space and a hole communicating with the accommodating space. The circuit board is disposed in the accommodating space. The bracket is disposed above the circuit board, and at least part of the bracket is located in the accommodating space and the hole. At least part of the antenna is disposed on a portion of the bracket extending out of the accommodating space. The protective member is disposed on at least one surface of the casing and covers the hole, the bracket, and the antenna.
    Type: Application
    Filed: November 9, 2021
    Publication date: June 30, 2022
    Applicant: PEGATRON CORPORATION
    Inventors: Chin-Ting Huang, Hsiao-Wen Wu
  • Publication number: 20220199541
    Abstract: A semiconductor package is fabricated by attaching a first component to a second component. The first component is assembled by forming a first redistribution structure over a substrate. A through via is then formed over the first redistribution structure, and a die is attached to the first redistribution structure active-side down. The second component includes a second redistribution structure, which is then attached to the through via. A molding compound is deposited between the first redistribution structure and the second redistribution structure and further around the sides of the second component.
    Type: Application
    Filed: March 9, 2022
    Publication date: June 23, 2022
    Inventors: Po-Hao Tsai, Po-Yao Chuang, Meng-Liang Lin, Yi-Wen Wu, Shin-Puu Jeng, Techi Wong
  • Patent number: 11367632
    Abstract: In an embodiment, an apparatus comprising: a heater configured to heat a wafer located on a wafer staging area of the heater, the heater comprising a heater shaft extending below the wafer staging area; and a heater lift assembly comprising: a lift shaft configured to move the heater shaft in a vertical direction; a clamp that connects the heater shaft to the lift shaft; and a damper disposed on top of the clamp.
    Type: Grant
    Filed: May 8, 2020
    Date of Patent: June 21, 2022
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Kai-Wen Wu, Chun-Ta Chen, Chin-Shen Hsieh, Cheng-Yi Huang
  • Patent number: 11362010
    Abstract: A package structure and a formation method of a package structure are provided. The method includes disposing a semiconductor die over a first surface of a redistribution structure. The method also includes forming a first protective layer to surround a portion of the semiconductor die. The method further includes disposing a device element over a second surface of the redistribution structure. The redistribution structure is between the device element and the semiconductor die. In addition, the method includes forming a second protective layer to surround a portion of the device element. The second protective layer is thicker than the first protective layer, and the second protective layer and the first protective layer have different coefficients of thermal expansion.
    Type: Grant
    Filed: October 16, 2019
    Date of Patent: June 14, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Meng-Liang Lin, Po-Hao Tsai, Po-Yao Chuang, Yi-Wen Wu, Techi Wong, Shin-Puu Jeng
  • Publication number: 20220181332
    Abstract: A semiconductor device includes a fin structure. A source/drain region is formed on the fin structure. A first gate structure is disposed over the fin structure. A source/drain contact is disposed over the source/drain region. The source/drain contact has a protruding segment that protrudes at least partially over the first gate structure. The source/drain contact electrically couples together the source/drain region and the first gate structure.
    Type: Application
    Filed: February 28, 2022
    Publication date: June 9, 2022
    Inventors: Jui-Lin Chen, Chao-Yuan Chang, Ping-Wei Wang, Fu-Kai Yang, Ting Fang, I-Wen Wu, Shih-Hao Lin
  • Patent number: 11348845
    Abstract: A bottom emission microLED display includes a microLED disposed above a transparent substrate; a light guiding layer surrounding the microLED to controllably guide light generated by the microLED towards the transparent substrate; and a reflecting layer formed over the light guiding layer to reflect the light generated by the microLED downwards and to confine the light generated by the microLED to prevent the light from leaking upwards or sidewards.
    Type: Grant
    Filed: September 1, 2020
    Date of Patent: May 31, 2022
    Assignee: Prilit Optronics, Inc.
    Inventors: Biing-Seng Wu, Chao-Wen Wu
  • Patent number: 11343928
    Abstract: A lock assembly is disclosed that includes a base formed from a magnetic flux conducting material, the base secure to a chassis. A pin slidably disposed in the base and configured to move from a first open position to a second closed position. A magnet, disposed on a surface of a riser and configured to create a force on the pin that causes the pin to move from the open position to the closed position when the riser is disposed with the chassis.
    Type: Grant
    Filed: August 5, 2019
    Date of Patent: May 24, 2022
    Assignee: DELL PRODUCTS L.P.
    Inventors: Hung-Wen Wu, Kuang Hsi Lin