MIXED ORIENTATION AND MIXED MATERIAL SEMICONDUCTOR-ON-INSULATOR WAFER
The present disclosure relates, generally, to a semiconductor substrate with a planarized surface comprising mixed single-crystal orientation regions and/or mixed single-crystal semiconductor material regions, where each region is electrically isolated. In accordance with one embodiment of the disclosure CMOS devices on SOI regions are manufactured on semiconductors having different orientations. According to another embodiment, an SOI device is contemplated as having a plurality of semiconductor regions having at least one of a different semiconductor material, crystalline lattice constant or lattice strain. Methods and processes for fabricating the different embodiments of the invention is also disclosed.
Complementary Metal Oxide Semiconductor (“CMOS”) technology is widely used for realizing semiconductor-based electronic circuits. CMOS circuits use both NMOS (electrons) and PMOS (holes) devices. Since a CMOS device-pair consumes power only during switching, CMOS chips require less power than chips using just one type of transistor. CMOS has been particularly attractive for use in battery-powered devices, such as portable computers.
CMOS technology integrates both n-type and p-type MOS devices on the same wafer chip. The current of a field effect transistor (“FET”) is proportional to the carrier mobility. PFET carrier mobility is known to be 2.5 times higher on a 110-oriented silicon (Si) wafer than on a 100-oriented Si wafer. Hence, it is desirable to create a hybrid substrate comprising 100-oriented Si where NFETs would be formed and 110-oriented Si where PFET would be formed.
The concept of using different orientations on the same semiconductor may be extended to using different semiconductor materials, since it may be advantageous to fabricate a hybrid substrate with different semiconductor compounds. For example, the bulk hole mobility of germanium (Ge) and the bulk electron mobility of gallium arsenide (GaAs) are, respectively, 4.2 and 5.7 times higher than that of 100-oriented silicon. Thus, a hybrid substrate comprising Ge regions where PFET's would be formed, and GaAs regions where NFET's would be formed may lead to a substantial improvement in FET currents.
Yet another example is related to monolithic integration of optoelectronic devices with CMOS technology. Since silicon has an indirect bandgap, it does not emit light as efficiently as semiconductor materials with a direct bandgap such as GaAs, InP, InGaAs, etc. It would therefore be desirable to fabricate a hybrid substrate comprising silicon regions where CMOS circuits would be formed and in P regions where optoelectronic devices would be formed.
SUMMARY OF THE DISCLOSUREIn one embodiment, the disclosure is directed to a method for fabricating a silicon-on-insulator substrate having hybrid crystal orientation regions and/or mixed single-crystal semiconductor material regions, where each region is electrically isolated.
In another embodiment, the disclosure is directed to a process for fabricating a semiconductor device by providing a wafer having a first semiconductor layer with a first crystalline orientation, a first insulator layer, a second semiconductor layer with a second crystalline orientation and a second insulating layer. A plurality of first and second recesses may be formed on the second insulating layer. Next, the second semiconductor layer may be epitaxially grown to fill the first recesses. Masking the filled recess and growing the first semiconductor layer to fill the second recesses enables the formation of a silicon-on-insulator device having the first and the second crystalline orientations.
In still another embodiment, a method for fabricating a semiconductor on an insulated wafer includes providing a wafer having an insulator layer interposed between a first semiconductor layer and a second semiconductor layer. Each of the first and the second semiconductor layers may have a different crystalline orientation. By forming a via to expose the first and the second semiconductor layers and masking certain exposed portions of the second semiconductor layer, the first region may be grown epitaxially. Next, the second semiconductor layer may be exposed and epitaxially grown to form a semiconductor substrate having a plurality of regions formed thereon with each region having a different crystalline orientation or material.
In still another embodiment, the disclosure relates to a silicon-on-insulator material having a plurality of different semiconductor regions with at least one region having a different crystalline strain, a different crystalline lattice constant, a different semiconductor material or a combination thereof as compared with other regions. According to one embodiment of the invention, a silicon-on-insulator material having semiconductor regions with different strains includes providing a wafer having with at least two semiconductor layers separated by an insulating layer and forming vias to expose a surface of each of the two semiconductor layers. Next, each semiconductor layer may be grown epitaxially to fill the vias. By forming an amorphous semiconductor layer to contact each of the first and the second vias and thereby contacting each of the grown semiconductor layers, new layers having different orientations may be formed on the substrate.
The various embodiments of the disclosure are described with reference to the following non-exclusive illustrations in which similar elements are numbered similarly, and where;
Examples of conventional approaches for producing planar hybrid substrates are shown in
Another conventional approach is shown in
This approach has the advantage that all Si orientations may be formed on a buried oxide (“BOX”) layer. However, a disadvantage of this method is that it typically relies on hydrophobic (i.e., Si/Si) bonding which is difficult and impractical. In addition, the approach requires either a SIMOX wafer (or SIMOX process step) or an additional hydrophilic bonding step in addition to that discussed above. Another disadvantage is that it cannot be used to form different semiconductor material regions.
Referring to
During the next step, as shown in
Having formed the appropriate recesses and vias,
Following the epitaxial growth, CMP is used to remove or shave excess silicon 27 that extends beyond oxide layer 24 in order to produce the embodiment illustrated in
To form a silicon-on-insulator wafer having mixed orientation and mixed material according to an embodiment of the disclosure, a hard mask layer is placed over silicon layers 29 that are to remain Si (110).
Following the passivation step illustrated in
After sidewalls are passivated and silicon (100) layer 21 is exposed, a second selective epitaxial growth may be implemented to grow silicon (100) layer.
To remove epitaxially grown layer 34 CMP may be performed.
According to the embodiment described in relation with
It is noted that the principles of the disclosure are not limited to forming a hybrid wafer where the only variable is the SOI crystalline orientation as discussed in relation to the exemplary embodiments of
According to still another embodiment of the disclosure, a CMOS device is formed having a plurality of SOI regions with different orientation and/or different semiconductor material. For example, by incorporating an additional crystalline layer of Si (111) in substrate 20 of
In contrast, a strained (or fully strained) SiGe layer is one whose in-plane lattice constant, normally larger than that of the Si substrate, is compressed so as to match the lattice constant of the Si substrate (see
Next, the excess SiGe 54 is polished off by CMP (see
Referring to
Planarized silicon (100) layer 89 has a substrate contact formed by the silicon that filled via 86. Where such a contact is not desirable, trench isolation may be used to replace the silicon over via 86 with an isolating material 90 such as oxide layer.
The growth rate of different crystal orientation is typically dissimilar. Hence, it may be desirable to equalize the simultaneous growth through vias 205 and 206 by having the faster growing crystal constitute the substrate (i.e. the deeper via). In another embodiment, it is possible to grow the plugs in two separate steps; for example, by first forming via 205, performing the epitaxial growth, performing CMP and then protecting the newly formed plug silicon layer 207 filling via 205. A second plug may be formed in via 206 by passivating the via sidewalls (see
As shown in
Referring again to
The embodiment shown in
When growing a semiconductor laterally from adjacent vias it is preferable to avoid a case in which two crystal fronts will run into each other, since this may lead to crystal defects. The latter scenario is unlikely as vias are typically laid out on a grid. In the case that the via location is random a growth procedure with up to four growth cycles is required as illustrated in
It is noted that the exemplary embodiments represented herein are not intended to be exclusive and other permutations and modifications can be made that, although not specifically discussed herein, are well within the principles of the disclosure.
Claims
1. A process for fabricating a semiconductor device, comprising:
- providing a wafer having a first semiconductor layer with a first crystalline orientation, a first insulating layer, a second semiconductor layer with a second crystalline orientation and a second insulating layer;
- forming a first recess and a second recess on the second insulating layer;
- epitaxially growing the second semiconductor layer to fill the first recess;
- masking the filled recess; and
- epitaxially growing the first semiconductor layer to fill the second recess to form a silicon-on-insulator device having the first and the second crystalline orientations.
2. The process of claim 1, wherein the step of growing the second semiconductor layer to fill the first recess further comprises forming a via in the second insulating layer to expose a surface of the second silicon layer.
3. The process of claim 1, wherein the step of growing the second semiconductor layer to fill the first recess further comprises removing excess silicon growth.
4. The process of claim 3, wherein the step of removing excess growth further comprises chemical and mechanical polishing.
5. The process of claim 1, wherein the step of growing the first semiconductor layer to fill the second recess further comprises forming via.
6. The process of claim 5, wherein the step of growing the first semiconductor layer to fill the second recess further comprises passivating growth from the second silicon layer.
7. The process of claim 6, wherein the step of growing the first semiconductor layer to fill the second recess further comprises exposing a surface of the first semiconductor layer to crystalline growth.
8. The process of claim 1, wherein growing the first or the second semiconductor layer further comprises epitaxial growing.
9. The process of claim 1, wherein each of the first semiconductor layer and the second semiconductor layer defines a different semiconductor material.
10. A microprocessor having a plurality of silicon on insulator layers prepared according to claim 1.
11. A method for fabricating a semiconductor on an insulated wafer, comprising:
- providing a wafer having an insulator layer interposed between a first semiconductor layer with a first crystalline orientation and a second semiconductor layer with a second crystalline orientation;
- exposing a surface of the first semiconductor layer by forming a via in the insulator layer and the second semiconductor layer;
- masking a portion of the second semiconductor layer;
- growing a first region using the first semiconductor layer as a template, the first region having the same crystalline orientation as the first semiconductor layer; and
- unmasking the portion of the second semiconductor layer to form a plurality of regions, each region having one of the first or the second crystal orientation on the insulator layer.
12. The method of claim 11, further comprising forming a trench in the grown first region to define two new regions.
13. The method of claim 11, wherein the first semiconductor layer defines a silicon layer with (100) crystalline orientation.
14. The method of claim 11, wherein the first semiconductor layer is SiGe.
15. The method of claim 11, wherein the step of growing a first region further comprises epitaxially growing the first crystalline orientation.
16. A microprocessor having a plurality of silicon on insulator layers prepared according to claim 11.
17. A method for fabricating a semiconductor on insulator wafer, comprising:
- providing wafer having a first semiconductor layer with a first crystalline orientation, a first insulating layer, a second semiconductor layer and a second oxide layer,
- forming a first via to expose a surface of the first semiconductor layer,
- forming a second via to expose a surface of the second semiconductor layer;
- epitaxially growing each of the first and the second semiconductor layers to fill the first and the second via, respectively;
- depositing a first and a second regions of an amorphous semiconductor layer, the first amorphous semiconductor region in contact with the first semiconductor layer and the second amorphous semiconductor region in contact with the second semiconductor layer, and
- recrystallizing the first and the second amorphous semiconductor regions to form a first semiconductor on insulator region with the first crystalline orientation and a second semiconductor on insulator region with the second crystalline orientation.
18. The method of claim 17, wherein the step of forming a via further comprises masking an exposed portion of the second semiconductor layer.
19. The method of claim 18, wherein each of the first and the second amorphous semiconductor regions defines a discrete region.
20. The method of claim 18, wherein each of the first and the second semiconductor layers defines a different semiconductor material.
21. A microprocessor device fabricated according to claim 11.
22. A method for fabricating a semiconductor on an insulated wafer, comprising:
- providing a substrate having a first lattice constant and an insulator layer deposited thereon, the insulator layer defining a plurality of recessed cavities and at least one via exposing a surface of the substrate;
- epitaxially growing a first semiconductor layer having a second lattice constant to fill the plurality of recessed cavities and the at least one via to form a plurality of filled cavities and a filled via; and
- selectively and epitaxially growing a second semiconductor layer over the filled cavities to form a second semiconductor layer, wherein the second semiconductor layer is strained relative to the substrate.
23. The method of claim 22, wherein the first in-plane lattice constant and the second in-plane lattice constant are substantially similar.
24. The method of claim 22, wherein the step of selectively and epitaxially growing a second semiconductor layer further comprises growing a second semiconductor layer over the at least one filled via.
25. The method of claim 22, wherein the second semiconductor layer provides enhanced carrier mobility.
26. The method of claim 22, wherein the second semiconductor layer further comprises a third lattice constant, the third lattice constant under tensile strain relative to at least one of the first lattice constant or the second lattice constant.
27. The method of claim 22, wherein the second semiconductor layer (57) is under tensile strain relative to the crystalline structure of the first semiconductor layer.
28. A microprocessor device fabricated according to claim 22.
29. A semiconductor device comprising:
- a substrate having thereon a first insulated region and a second insulated region, the first insulated region having a first semiconductor material with a first lattice constant and the second insulated region having a second semiconductor material with a second lattice constant;
- wherein the first semiconductor material has a crystalline strain relative to the second semiconductor material.
30. The semiconductor device of claim 29, further comprising an oxide layer interposed between the substrate and at least one of the first or second insulated regions.
31. The semiconductor device of claim 29, wherein the first lattice constant and the second lattice constant define different crystalline orientations.
32. The semiconductor device of claim 29, wherein the first semiconductor material and the second semiconductor material have dissimilar crystalline orientations.
33. The semiconductor device of claim 29, further comprising an intermediate layer having a first crystalline orientation interposed between the substrate and at least one of the first or the second insulate layers.
34. The semiconductor device of claim 33, wherein the intermediate layer includes the first semiconductor material.
35. A semiconductor device comprising a handle having formed thereon a first insulated region and a second insulated region; each of the first and the second insulated regions respectively including a first and a second semiconductor regions; the first semiconductor region having a first lattice constant; the second semiconductor region having a second lattice constant, the second semiconductor region having a tensile strain relative to the first semiconductor region.
36. The semiconductor device of claim 35, wherein the first and the second semiconductor regions have substantially similar crystalline configurations.
37. The semiconductor device of claim 35, wherein the first and the second semiconductor regions have a different crystalline configuration.
38. The semiconductor device of claim 35, wherein the second semiconductor region has dissimilar in-plane and out-of-plane lattice constants.
39. The semiconductor device of claim 35, wherein the first semiconductor region has substantially similar in-plane and out-of-plane lattice constants.
Type: Application
Filed: Apr 7, 2008
Publication Date: Oct 16, 2008
Inventors: Guy M. Cohen (Mohegan Lake, NY), Alexander Reznicek (Mt. Kisco, NY), Katherine L. Saenger (Ossining, NY), Min Yang (Yorktown Heights, NY)
Application Number: 12/099,016
International Classification: H01L 21/20 (20060101); H01L 29/04 (20060101);