SUPER JUNCTION TRENCH POWER MOSFET DEVICES
In a super junction trench power MOSFET (metal oxide semiconductor field effect transistor) device, a column of p-type dopant in the super junction is separated from a first column of n-type dopant by a first column of oxide and from a second column of n-type dopant by a second column of oxide. In an n-channel device, a gate element for the FET is advantageously situated over the column of p-type dopant; and in a p-channel device, a gate element for the FET is advantageously situated over the column of n-type dopant.
Latest VISHAY-SILICONIX Patents:
- Semiconductor device with multiple independent gates
- Methods of manufacture of termination for vertical trench shielded devices
- Virtual wafer techniques for fabricating semiconductor devices
- Transistors with electrically active chip seal ring and methods of manufacture
- Semiconductor device with multiple independent gates
Embodiments in accordance with the present invention generally pertain to semiconductor devices.
BACKGROUNDTo conserve power, it is important to reduce power losses in transistors that are used, for example, in direct current (DC) to DC converters. In a metal oxide semiconductor field effect transistor (MOSFET) device, and in particular in the class of MOSFETs known as power MOSFETs, power losses can be reduced by reducing the device's on-resistance (Rdson).
Breakdown voltage provides an indication of a device's ability to withstand breakdown under reverse voltage conditions. Because breakdown voltage is inversely related to Rdson, it is adversely affected when Rdson is reduced. To address this problem, super junction (SJ) power MOSFETs, which include alternating p-type and n-type regions below the active regions of the device, were introduced. The alternating p-type and n-type regions in a SJ power MOSFET are ideally in charge balance (Qp=Qn) so that those regions deplete one another under a reverse voltage condition, thereby enabling the device to better withstand breakdown.
SUMMARYEven though conventional SJ power MOSFETs provide advantages such as the one described above, there is room for improvement. For example, in conventional SJ trench power MOSFET devices, the p-type columns and n-type columns that form the super junction may diffuse into one another when they are heated during fabrication; this diffusion will reduce the breakdown voltage. Also, the p-type columns are floating so that carriers in those columns cannot be removed rapidly, and thus conventional SJ trench power MOSFET devices are generally considered to be unsuitable for use in high speed circuits. Furthermore, the density of the active devices is limited in conventional SJ trench power MOSFET devices by the placement of each trench gate; for example, in a conventional n-channel device, the trench gate is placed between two p-type columns (that is, the gate is placed over an n-type column).
In one embodiment according to the invention, an SJ trench power MOSFET device includes a super junction that includes alternating columns of p-type dopant and n-type dopant. For example, the super junction includes a column of p-type dopant that, on one side, is separated from a first column of n-type dopant by a first column (or layer) of oxide and, on its other side, is separated from a second column of n-type dopant by a second column (or layer) of oxide. The oxide layers keep the adjacent n-type and p-type columns from diffusing into one another when the device is heated during fabrication. Hence, the oxide layers can prevent breakdown voltage from being adversely affected by the fabrication process.
In another embodiment, in an n-channel device, a p-type column in the super junction is picked up and shorted to a source, so that the carriers in the p-type column can be swept away rapidly when the resultant body diode is switched from on to off; in a p-channel device, an n-type column in the super junction is picked up and shorted to a source to similar advantage. Accordingly, a SJ trench power MOSFET device with this feature is better suited for use in high speed circuits.
In another embodiment, in an n-channel device, gate elements (e.g., trench gates) for the FETs are situated over columns of p-type dopant in the super junction instead of over columns of n-type dopant. By aligning the trench gates with the p-type columns, the widths of the n-type columns can be reduced. In a p-channel device, gate elements for the FETs are situated over columns of n-type dopant in the super junction instead of over columns of p-type dopant so that the widths of the p-type columns can be reduced. Accordingly, the trench gates can be placed closer together, increasing the cell density, which also has the effect of further reducing the on-resistance (Rdson) of the SJ trench power MOSFET device.
In yet another embodiment, an SJ trench power MOSFET device incorporates each of the features just described.
These and other objects and advantages of the present invention will be recognized by one skilled in the art after having read the following detailed description, which are illustrated in the various drawing figures.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. Like numbers denote like elements throughout the drawings and specification.
In the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one skilled in the art that the present invention may be practiced without these specific details or with equivalents thereof. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
Some portions of the detailed descriptions that follow are presented in terms of procedures, logic blocks, processing, and other symbolic representations of operations for fabricating semiconductor devices. These descriptions and representations are the means used by those skilled in the art of semiconductor device fabrication to most effectively convey the substance of their work to others skilled in the art. In the present application, a procedure, logic block, process, or the like, is conceived to be a self-consistent sequence of steps or instructions leading to a desired result. The steps are those requiring physical manipulations of physical quantities. It should be borne in mind, however, that all of these and similar terms are to be associated with the appropriate physical quantities and are merely convenient labels applied to these quantities. Unless specifically stated otherwise as apparent from the following discussions, it is appreciated that throughout the present application, discussions utilizing terms such as “forming,” “performing,” “producing,” “depositing,” “etching” or the like, refer to actions and processes (e.g., flowchart 300 of
The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown in the figures. Furthermore, fabrication processes and steps may be performed along with the processes and steps discussed herein; that is, there may be a number of process steps before, in between and/or after the steps shown and described herein. Importantly, embodiments in accordance with the present invention can be implemented in conjunction with these other (perhaps conventional) processes and steps without significantly perturbing them. Generally speaking, embodiments in accordance with the present invention can replace portions of a conventional process without significantly affecting peripheral processes and steps.
As used herein, the letter “n” refers to an n-type dopant and the letter “p” refers to a p-type dopant. A plus sign “+” or a minus sign “−” is used to represent, respectively, a relatively high or relatively low concentration of the dopant.
The term “channel” is used herein in the accepted manner. That is, current moves within a FET in a channel, from the source connection to the drain connection. A channel can be made of either n-type or p-type semiconductor material; accordingly, a FET is specified as either an n-channel or p-channel device.
Also of significance, in the example of
By aligning the trench gates 111 with the p-type columns 106, the width of the n-type columns 108 can be reduced. Accordingly, the trench gates can be placed closer together, increasing the cell density, which also has the effect of further reducing the on-resistance (Rdson) of the device 100. In one embodiment, the pitch between adjacent trench gates is approximately 1.2 microns, as opposed to five microns in conventional devices.
Another advantage associated with the structure in
In the
A p+ region (p-type contact region 112) separates the source metal 124 in each trench 125 from a corresponding n-type column 108. A p− region (p-type body region 114) is situated on each side of each trench 125, between the trench and a trench gate 111 and also between the source metal 124 and an n-type column 108. Also, n+ regions (n-type source regions 116) are situated on opposite sides of each trench 125 as shown in
The p-type (p−) body regions 114 and n-type (n+) source regions 116 are separated from a respective trench gate 111 by another isolation layer 120 (e.g., a gate oxide). As will be seen, the isolation layers 110 and 120 are formed at different points in the fabrication process and so may not be aligned as shown in
An insulating layer 118 can be formed over each n-type source region 116 and each trench gate 111. The source metal layer 124 is formed over the insulating layer 118 and, as mentioned above, extends into the trenches 125.
According to an embodiment of the invention, the p-type columns 106 are picked up and electrically shorted to the source metal layer 124. One way to accomplish this is shown in
In the
In block 302 of
In block 304, a first dielectric layer 502 is deposited over the epitaxial layer 402, and a layer 504 of photoresist (PR) is deposited over the dielectric layer (
In block 306, a first mask (not shown) is formed, and exposed portions of the photoresist layer 504 and dielectric layer 502 are etched away as shown in
In block 308, portions of the p-type epitaxial layer 402 are also etched away, forming the p-type columns 106 as shown in
In block 312 of
In block 314 of
In block 316 of
In block 318 of
In block 320 of
In block 322 of
In block 324 of
In block 326 of
In block 328 of
In block 330 of
In block 332 of
In block 334 of
In block 336 of
In block 338 of
In a similar manner, in block 340 of
In block 342 of
In block 344 of
As mentioned above, features described herein are applicable also to p-channel SJ trench power MOSFET devices.
In the
A trench 125 is formed between adjacent trench gates 111, above the p-type columns 2606. The trench 125 is filled with a source metal 124. An n+ region (n-contact region 2612) separates the source metal 124 in each trench 125 from a corresponding p-type column 2606. An n− region (n-body region 2614) is situated on each side of each trench 125, between the trench and a trench gate 111 and also between the source metal 124 and a p-type column 2606. Also, p+ regions (p-source regions 2616) are situated on opposite sides of each trench 125. The n-type body regions 2614 and p-type source regions 2616 are separated from a respective trench gate 111 by another isolation layer 120 (e.g., a gate oxide). An insulating layer 118 can be formed over each p-type source region 2616 and each trench gate 111. The source metal layer 124 is formed over the insulating layer 118 and, as mentioned above, extends into the trenches 125.
According to an embodiment of the invention, the n-type columns 2608 are picked up and electrically shorted to the source metal layer 124, in a manner similar to that shown in
In summary, embodiments of SJ trench power MOSFET devices, and embodiments of methods for fabricating such devices, are described. The features described herein can be used in low voltage devices as well as high voltage devices such as 1000-volt power MOSFETs as an alternative to split-gate, dual-trench and other conventional high voltage super junction devices.
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
Claims
1. A super junction trench power metal oxide semiconductor field effect transistor (MOSFET) device having a channel of first type dopant, said device comprising:
- a first column comprising insulating material that separates a column of second type dopant from a first column of said first type dopant;
- a second column comprising insulating material that separates said column of said second type dopant from a second column of said first type dopant; and
- a gate element for a field effect transistor, wherein said gate element is aligned between said first column of insulating material and said second column of insulating material.
2. The super junction trench power MOSFET device of claim 1 further comprising an isolation layer that separates said gate element from said column of said second type dopant.
3. The super junction trench power MOSFET device of claim 1 wherein if said first type dopant comprises n-type dopant then said second type dopant comprises p-type dopant, and wherein if said first type dopant comprises p-type dopant then said second type dopant comprises n-type dopant.
4. The super junction trench power MOSFET device of claim 1 further comprising a layer of source metal that is electrically shorted to said column of said second type dopant.
5. The super junction trench power MOSFET device of claim 4 further comprising a trench formed between said gate element and an adjacent gate element, wherein said source metal fills said trench.
6. The super junction trench power MOSFET device of claim 5 further comprising a body region of said second type dopant and a source region of said first type dopant disposed between said gate element and said trench.
7. The super junction trench power MOSFET device of claim 5 wherein said trench is aligned with the longitudinal axis of said first column of said first type dopant.
8. The super junction trench power MOSFET device of claim 7 wherein said trench is separated from said first column of said first type dopant by a region of said second type dopant.
9. A semiconductor device having a channel of first type dopant, said device comprising:
- a substrate of said first type dopant;
- a super junction structure coupled to said substrate and comprising a columnar region of second type dopant disposed between a columnar first region of said first type dopant and a columnar second region of said first type dopant, wherein said region of said second type dopant is separated from said first region of said first type dopant by a first isolation layer and from said second region of said first type dopant by a second isolation layer; and
- a field effect transistor coupled to said super junction structure and comprising a gate element, wherein said gate element is aligned with the longitudinal axis of said region of said second type dopant.
10. The semiconductor device of claim 9 further comprising an oxide layer that separates said gate element from said region of said second type dopant.
11. The semiconductor device of claim 9 further comprising a layer of source metal that is electrically shorted to said region of said second type dopant.
12. The semiconductor device of claim 11 further comprising a trench formed between said gate element and an adjacent gate element, wherein said source metal fills said trench.
13. The semiconductor device of claim 12 further comprising a body region of said second type dopant and a source region of said first type dopant disposed between said gate element and said trench.
14. The semiconductor device of claim 12 wherein said trench is aligned with the longitudinal axis of said first region of said first type dopant.
15. A semiconductor device having a channel of first type dopant, comprising:
- a substrate of said first type dopant;
- a super junction structure coupled to said substrate and comprising a region of second type dopant disposed between a first region of said first type dopant and a second region of said first type dopant, wherein said region of said second type dopant and said first and second regions of said first type dopant each have a first dimension greater than a second dimension, said first dimension measured in a first direction and said second dimension measured in a second direction that is orthogonal to said first direction;
- a field effect transistor comprising a gate element, wherein said region of said second type dopant lies between said gate element and said substrate in said first direction; and
- a layer of source metal that is electrically shorted to said region of said second type dopant in a third direction that is orthogonal to both said first direction and said second direction.
16. The semiconductor device of claim 15 wherein said region of said second type dopant is separated from said first region of said first type dopant by a first isolation layer and from said second region of said first type dopant by a second isolation layer.
17. The semiconductor device of claim 15 further comprising an oxide layer that separates said gate element from said region of said second type dopant.
18. The semiconductor device of claim 15 further comprising a trench formed between said gate element and an adjacent gate element, wherein said source metal fills said trench.
19. The semiconductor device of claim 18 further comprising a body region of said second type dopant and a source region of said first type dopant disposed between said gate element and said trench.
20. The semiconductor device of claim 18 wherein said first region of said first type dopant lies between said trench and said substrate in said first direction.
Type: Application
Filed: Aug 27, 2009
Publication Date: Mar 3, 2011
Patent Grant number: 9425306
Applicant: VISHAY-SILICONIX (Santa Clara, CA)
Inventors: Yang Gao (San Jose, CA), Kyle Terrill (Santa Clara, CA), Deva Pattanayak (Saratoga, CA), Kuo-In Chen (Los Altos, CA), The-Tu Chau (San Jose, CA), Sharon Shi (San Jose, CA), Qufei Chen (San Jose, CA)
Application Number: 12/548,841
International Classification: H01L 29/78 (20060101);