METHOD FOR FABRICATING A DAMASCENE SELF-ALIGNED FERROELECTRIC RANDOM ACCESS MEMORY (F-RAM) WITH SIMULTANEOUS FORMATION OF SIDEWALL FERROELECTRIC CAPACITORS
Disclosed is a non-volatile, ferroelectric random access memory (F-RAM) device and a method for fabricating the same in the form of a damascene self-aligned F-RAM device comprising a PZT capacitor built on the sidewalls of an oxide trench, while allowing for the simultaneous formation of two ferroelectric sidewall capacitors.
Latest Ramtron International Corporation Patents:
- METHOD FOR IMPROVING DATA RETENTION IN A 2T/2C FERROELECTRIC MEMORY
- Enhanced Hydrogen Barrier Encapsulation Method for the Control of Hydrogen Induced Degradation of Ferroelectric Capacitors in an F-RAM Process
- ANALOG DELAY CELLS FOR THE POWER SUPPLY OF AN RFID TAG
- METHOD FOR FABRICATING A DAMASCENE SELF-ALIGNED FERROELECTRIC RANDOM ACCESS MEMORY (F-RAM) DEVICE STRUCTURE EMPLOYING REDUCED PROCESSING STEPS
- METHOD FOR FABRICATING A DAMASCENE SELF-ALIGNED FERROELECTRIC RANDOM ACCESS MEMORY (F-RAM) HAVING A FERROELECTRIC CAPACITOR ALIGNED WITH A THREE DIMENSIONAL TRANSISTOR STRUCTURE
The present application claims priority from U.S. Provisional Patent Application Ser. No. 61/522,960 filed Aug. 12, 2011, the disclosure of which is herein specifically incorporated by this reference in its entirety. The present invention is also related to the subject matter disclosed in U.S. patent application Ser. No. [RAM 626] for “Method for Fabricating a Damascene Self-Aligned Ferroelectric Random Access Memory (F-RAM) Device Structure Employing Reduced Processing Steps” and [RAM 628] for “Method for Fabricating a Damascene Self-Aligned Ferroelectric Random Access Memory (F-RAM) Having a Ferroelectric Capacitor Aligned with a Three Dimensional Transistor Structure”, both filed on even date herewith and assigned to Ramtron International Corporation, the disclosures of which are also herein specifically incorporated by this reference in their entirety.
BACKGROUND OF THE INVENTIONThe present invention relates, in general, to the field of integrated circuit (IC) memory devices. More particularly, the present invention relates to the field of non-volatile, ferroelectric random access memory (F-RAM) devices and a method for fabricating the same in the form of a damascene self-aligned F-RAM that allows for the simultaneous formation of two sidewall ferroelectric capacitors.
According to World Semiconductor Trade Statistics (WSTS), the semiconductor market reached an important milestone in 2010, posting worldwide revenues of more than $300 billion (in United States dollars) for the first time in the industry's history. In particular, the memory chip segment exhibited the highest growth rate during 2010, increasing from $45 billion in 2009 to $71 billion in 2010, representing a 57% year-over-year growth rate. Embedded memory devices represented more than 23% of the overall semiconductor market in 2010.
Within this context, the increasing demand for higher processing power is driving the semiconductor industry to develop memory devices with higher operational speeds in order to support the capabilities of modern electronic devices. F-RAM has emerged as a promising option for the industry, particularly in the market areas of mobile computing, smart meters, radio frequency identification (RFID) devices, office equipment and other applications requiring non-volatile data storage.
Standard dynamic random access memory (DRAM) and static random access memory (SRAM) devices, while providing relatively fast access times, are considered to be volatile memory devices inasmuch as data stored in such memories is lost when power is interrupted. In contrast, non-volatile memory devices are those that function to retain data despite any loss of power.
F-RAM devices are inherently non-volatile, meaning that these memory devices are able to retain stored data while the device is not powered. In comparison to electrically erasable programmable read only memory (EEPROM) FLASH memory devices, which are currently the most popular type of non-volatile memory, F-RAM devices have several advantages including lower power requirements (operational voltages of just 5V needed during read-write operations), higher read-write speeds (less than 70 nanoseconds), and virtually unlimited write endurance capability (more than 10,000,000,000 write cycles.
F-RAM memory devices may be fabricated based on the use of lead zirconium titanate (PZT) ferroelectric storage capacitors as memory elements integrated with complementary metal oxide semiconductor (CMOS) addressing, selection, and control logic. PLZT is a Lanthanum-doped form of PZT wherein some of the lead is replaced with lanthanum.
It is also known that PZT may also be doped with strontium and calcium to improve its ferroelectric dielectric properties. Ferroelectric storage capacitors having a strontium bismuth tantalate (SBT); barium strontium titanate (BST); and strontium titanate oxide (STO) dielectrics are also known in the art.
As used in the present application, the term “PZT” shall also be considered to include PLZT, SBT, BST, STO and other comparable ferrgelectric dielectric materials. Further, it should be noted that the techniques of the present invention disclosed herein are applicable to all known ferroelectric dielectrics including Perovskites and layered Perovskites (whether doped or undoped) including PZT, PLZT, BST, SBT, STO and others while simultaneously allowing for a potentially broader choice of electrode materials and the use of a forming gas anneal process step on the completed IC structure.
Regardless of the ferroelectric dielectric material employed, in operation F-RAM devices function through their ability to be polarized in one direction or another in order to store a binary value representative of a logic level “one” or “zero”. The ferroelectric effect allows for the retention of a stable polarization state in the absence of an applied electric field due to the alignment of internal dipoles within the Perovskite crystals in the dielectric material. This alignment may be selectively achieved by application of an electric field which exceeds the coercive field of the material. Conversely, reversal of the applied field reverses the internal dipoles.
A hysteresis curve, wherein the abscissa and ordinate represent the applied voltage (“V”) and resulting polarization (“Q”) states respectively, may be plotted to represent the response of the polarization of a ferroelectric capacitor to the applied voltage. A more complete description of this characteristic hysteresis curve is disclosed, for example, in U.S. Pat. Nos. 4,914,627 and 4,888,733 assigned to Ramtron International Corporation, assignee of the present invention, the disclosures of which are herein specifically incorporated by this reference.
Representative of the current state of the art in F-RAM device fabrication is that disclosed in U.S. Pat. No. 6,150,184 for: “Method of Fabricating Partially or Completely Encapsulated Top Electrode of a Ferroelectric Capacitor,” also assigned to Ramtron International Corporation. Therein described is the structure of a ferroelectric capacitor that includes a bottom electrode, a top electrode, an a ferroelectric layer located between the top and bottom electrodes that extends to completely encapsulate the top electrode, except for a contact hole to allow metallization of the top electrode. The total encapsulation of the top electrode reduces the sensitivity of the ferroelectric capacitor to hydrogen and thus improves electrical switching performance. The encapsulation technique can also be used to improve the performance of ferroelectric integrated circuits and other devices.
Further representative of the state of the art in the fabrication of F-RAM devices is that disclosed in U.S. Pat. No. 6,613,586 for: “Hydrogen Barrier Encapsulation Techniques for the Control of Hydrogen Induced Degradation of Ferroelectric Capacitors in Conjunction with Multilevel Metal Processing for Non-Volatile Integrated Circuit Memory Devices,” also assigned to Ramtron International Corporation. Therein described is a device structure which ameliorates the hydrogen induced degradation of ferroelectric capacitors by completely encapsulating the capacitor within a suitable hydrogen barrier material, such as chemical vapor deposition (“CVD”) or sputtered silicon nitride (Si3N4), thus ensuring process compatibility with industry standard process steps. Although the deposition process for CVD Si3N4 itself contains hydrogen, the deposition time may be kept relatively short thereby allowing the titanium nitride (TiN) local interconnect layer to act as a “short term” hydrogen barrier.
The disclosures of U.S. Pat. Nos. 6,150,184 and 6,613,586 are herein specifically incorporated by this reference in their entirety.
Despite the aforementioned advantages over volatile memory devices and other non-volatile technologies, F-RAMs currently account for a relatively small share of the non-volatile memory device market. Competitively, the main limitation of the F-RAM technology has been its lower storage density compared to FLASH devices coupled with higher manufacturing costs. These limitations stem primarily from the generally complex structure of current F-RAM devices which results in a manufacturing process that requires a high number of processing masks and etching steps.
As such, in order to be more competitive in the current memory device marketplace and be usable in a wider range of modern electronic devices, F-RAM devices need to be more highly integrated, implying increased storage densities and reduced manufacturing costs.
It would, therefore, be highly advantageous to simplify the structure of F-RAM devices with the purpose of improving storage density capabilities. It would also be highly advantageous to reduce the number of imaging materials and etching steps during F-RAM fabrication in order to reduce manufacturing costs.
SUMMARY OF THE INVENTIONDisclosed herein is a method for forming a damascene self-aligned ferroelectric RAM (F-RAM) device comprising two sidewall ferroelectric capacitors in an oxide trench coupled to contact studs at the bottom and top electrodes and isolated by a PZT layer. The fabrication method comprises the steps of forming, on a planar surface of a semiconductor substrate, three CVD tungsten, titanium/titanium nitride contact studs, followed by the deposition of an oxide layer which is etched based on the pattern established by a non-erodible mask, forming an opening for the F-RAM construction, deposition and etching of a titanium aluminum nitride conformal layer to form spacers, deposition and etching of a platinum bottom electrode layer, application of a photoresist material to form an image opening to etch the sidewalls of the oxide trench, followed by the deposition of a ferroelectric conformal layer ideally doped with lead zirconium titanate (PZT) and deposition and etching of a platinum top electrode layer on top, followed by the formation of three CVD tungsten, titanium/titanium nitride contact studs, two of them above each of the sidewall capacitors, and application of chemical mechanical polishing (CMP) to planarize the surface of the F-RAM structure. Efficiency is enhanced by the formation of a third contact stud using the same conformal metal deposition of the fundamental deposition layer.
Also further disclosed herein is a method for forming a semiconductor device on a substrate having at least two contact studs formed in a planar surface thereof comprising forming an insulating layer overlying the planar surface and selectively removing a portion of the insulating layer and a selected portion of the planar surface to form an opening extending to and partially between the at least two contact studs. First spacers are formed adjoining sides of the opening over the at least two contact studs and bottom electrode spacers are formed, each contacting respective ones of the at least two contact studs in the opening adjoining the first spacers. An insulating cap is formed in the opening between the at least two contact studs and the bottom electrode spacers and a ferroelectric dielectric layer is formed in the opening over the insulating layer, the insulating cap and between the bottom electrode spacers. A pair of top electrodes are formed within the opening comprising first and second side portions displaced laterally from respective ones of the bottom electrode spacers by the ferroelectric dielectric layer. An additional insulating layer is formed between the top electrodes and over the ferroelectric dielectric layer and first and second contacts to each of the top electrodes are formed within the additional insulating layer.
Still further disclosed herein is a method for forming a ferroelectric device comprising forming first and second contact studs in a planar surface of a substrate and depositing an oxide layer on the planar surface. The oxide layer is selectively etched to form an opening through the oxide layer to first and second contact studs and an over-etched region therebetween and a titanium aluminum nitride layer is deposited over the oxide layer and within the opening and over-etched region. Portions of the aluminum nitride layer are selectively removed except for sidewalls of the opening adjoining the first and second contact studs to produce first spacers and a noble metal layer is deposited within the opening. The noble metal layer is selectively removed over the first and second contact studs and within the over-etched region to produce bottom electrode spacers medially of the first spacers and an additional oxide layer is deposited within the opening. The additional oxide layer is selectively removed to produce a trench cap in a lower portion of the opening and within the over-etched region and a ferroelectric dielectric layer is deposited over the oxide layer, the trench cap and medial and distal portions of the first and bottom electrode spacers within the opening. An additional noble metal layer is deposited over the ferroelectric dielectric layer and selectively removed to form a pair of top electrodes within the opening and displaced from the bottom electrode spacers by the ferroelectric dielectric layer. An additional oxide layer is deposited over the ferroelectric dielectric layer and between the top electrodes and selectively etched to form first and second openings to corresponding top portions of the pair of top electrodes. Electrical contacts are formed to the first and second end portions through the first and second openings.
Additionally disclosed herein is a ferroelectric device which comprises first and second contact studs formed upon a semiconductor substrate and a trench cap extending between the first and second contact studs at a planar surface of the substrate. First spacers contact each of the first and second contact studs and extend distally therefrom. Bottom electrode spacers contact each of the first and second contact studs and extend distally therefrom, medially adjoining the first spacers. A ferroelectric layer overlies the trench cap and the bottom electrode spacers. A pair of top electrodes are disposed within the ferroelectric layer over the trench cap and medially of the bottom electrode spacers displaced by the ferroelectric layer. First and second electrical contacts are coupled to distal end portions of the pair of top electrodes.
The aforementioned and other features and objects of the present invention and the manner of attaining them will become more apparent and the invention itself will be best understood by reference to the following description of a preferred embodiment taken in conjunction with the accompanying drawings, wherein:
The present invention presents a novel, non-volatile, ferroelectric random access memory (F-RAM) device and a method for fabricating the same in the form of a damascene self-aligned F-RAM device comprising a PZT capacitor built on the sidewalls of an oxide trench, while allowing for the simultaneous formation of two ferroelectric sidewall capacitors.
A representative method in accordance with the present invention comprises the processing steps disclosed in
With reference now to
With reference additionally now to
Photoresist is a light sensitive material that when exposed to light forms a defined pattern on the non-erodible mask 204 as shown in
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
With reference additionally now to
As a result, three new contact studs (contact stud J 2906, contact stud K 2908 and contact stud L 2910) are formed of Ti/TiN and CVD tungsten and this last step forms the contacts for each of the sidewall capacitors. Note in
With reference additionally now to
While there have been described above the principles of the present invention in conjunction with specific processing steps and device structure, it is to be clearly understood that the foregoing description is made only by way of example and not as a limitation to the scope of the invention. Particularly, it is recognized that the teachings of the foregoing disclosure will suggest other modifications to those persons skilled in the relevant art. Such modifications may involve other features which are already known per se and which may be used instead of or in addition to features already described herein. Although claims have been formulated in this application to particular combinations of features, it should be understood that the scope of the disclosure herein also includes any novel feature or any novel combination of features disclosed either explicitly or implicitly or any generalization or modification thereof which would be apparent to persons skilled in the relevant art, whether or not such relates to the same invention as presently claimed in any claim and whether or not it mitigates any or all of the same technical problems as confronted by the present invention. The applicants hereby reserve the right to formulate new claims to such features and/or combinations of such features during the prosecution of the present application or of any further application derived therefrom.
As used herein, the terms “comprises”, “comprising”, or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a recitation of certain elements does not necessarily include only those elements but may include other elements not expressly recited or inherent to such process, method, article or apparatus. None of the description in the present application should be read as implying that any particular element, step, or function is an essential element which must be included in the claim scope and THE SCOPE OF THE PATENTED SUBJECT MATTER IS DEFINED ONLY BY THE CLAIMS AS ALLOWED. Moreover, none of the appended claims are intended to invoke paragraph six of 35 U.S.C. Sect. 112 unless the exact phrase “means for” is employed and is followed by a participle.
Claims
1. A method for forming a semiconductor device on a substrate having at least two contact studs formed in a planar surface thereof, the method comprising:
- forming an insulating layer overlying said planar surface;
- selectively removing a portion of said insulating layer and a selected portion of said planar surface to form an opening extending to and partially between said at least two contact studs;
- forming first spacers adjoining sides of said opening over said at least two contact studs;
- forming bottom electrode spacers, each contacting respective ones of said at least two contact studs in said opening adjoining said first spacers;
- forming an insulating cap in said opening between said at least two contact studs and said bottom electrode spacers;
- forming a ferroelectric dielectric layer in said opening over said insulating layer, said insulating cap and between said bottom electrode spacers;
- forming a pair of top electrodes within said opening comprising first and second side portions displaced laterally from respective ones of said bottom electrode spacers by said ferroelectric dielectric layer;
- forming an additional insulating layer between said top electrodes and over said ferroelectric dielectric layer; and
- forming first and second contacts to respective ones of said pair of top electrodes within said additional insulating layer.
2. The method of claim 1 wherein said step of forming an insulating layer comprises:
- depositing oxide on said planar surface.
3. The method of claim 1 wherein said step of selectively removing a portion of said insulating layer and a selected portion of said planar surface comprises:
- patterning a mask on said insulating layer; and
- etching said insulating layer and said selected portion of said planar surface in areas defined by said mask.
4. The method of claim 3 wherein said mask comprises one of AL2O3 or Si3N4.
5. The method of claim 3 wherein said step of etching comprises reactive ion etching.
6. The method of claim 1 wherein said step of forming first spacers comprises:
- depositing a layer of titanium aluminum nitride in said opening; and
- removing said titanium aluminum nitride except for sidewalls of said opening.
7. The method of claim 6 wherein said step of forming bottom electrode spacers comprises:
- depositing a bottom electrode layer comprising at least one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal on said titanium aluminum nitride in said opening; and
- removing said bottom electrode layer except for portions adjoining said first spacers.
8. The method of claim 1 wherein said step of forming an insulating cap comprises:
- depositing an oxide layer in said opening between said first and bottom electrode spacers; and
- removing said oxide layer except for a lower portion of said opening.
9. The method of claim 1 wherein said step of forming a ferroelectric dielectric layer comprises:
- depositing a ferroelectric material comprising at least one of PZT, PLZT, BST, SBT or STO.
10. The method of claim 1 wherein said step of forming said pair of top electrodes comprises:
- depositing a top electrode layer comprising at least one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal over said ferroelectric dielectric layer; and
- removing said top electrode layer except for portions aligned with sidewalls of said opening and displaced from said bottom electrode spacers by said ferroelectric dielectric layer.
11. The method of claim 1 wherein said step of forming an additional insulating layer comprises:
- depositing an oxide between said top electrodes and over said ferroelectric dielectric layer.
12. The method of claim 11 further comprising:
- planarizing said oxide
13. The method of claim 12 wherein said step of planarizing comprises CMP.
14. The method of claim 1 wherein said step of forming first and second contacts to said top electrode comprises:
- selectively etching said additional insulating layer in a pattern defined by a photoresist mask to produce first and second contact openings; and
- producing a contact in each of said first and second contact openings.
15. The method of claim 14 wherein said step of producing said contact comprises:
- depositing Ti/TiN liners in said first and second contact openings; and
- depositing W in said Ti/TiN liners.
16. The method of claim 1 further comprising:
- planarizing said first and second contacts to a level of said additional insulating layer.
17. The method of claim 16 wherein said step of planarizing comprises CMP.
18. A method for forming a ferroelectric device comprising:
- forming first and second contact studs in a planar surface of a substrate;
- depositing an oxide layer on said planar surface;
- selectively etching said oxide layer to form an opening through said oxide layer to said first and second contact studs and an over-etched region therebetween;
- depositing a titanium aluminum nitride layer over said oxide layer and within said opening and over-etched region;
- selectively removing portions of said titanium aluminum nitride layer except for sidewalls of said opening adjoining said first and second contact studs to produce first spacers;
- depositing a noble metal layer within said opening;
- selectively removing said noble metal layer over said first and second contact studs and within said over-etched region to produce bottom electrode spacers medially of said first spacers;
- depositing an additional oxide layer within said opening;
- selectively removing said additional oxide layer to produce a trench cap in a lower portion of said opening and within said over-etched region;
- depositing a ferroelectric dielectric layer over said oxide layer, said trench cap and medial and distal portions of said first and bottom electrode spacers within said opening;
- depositing an additional noble metal layer over said ferroelectric dielectric layer;
- selectively removing said additional noble metal layer to form a pair of top electrodes within said opening displaced from said bottom electrode spacers by said ferroelectric dielectric layer;
- depositing a further oxide layer over said ferroelectric dielectric layer and between said pair of top electrodes;
- selectively etching said further oxide layer to form first and second openings to corresponding first and second ones of said top electrodes; and
- forming electrical contacts to said first and second ones of said top electrodes through said first and second openings.
19. The method of claim 18 wherein said step of selectively etching said oxide layer comprises:
- patterning a mask on said oxide layer; and
- etching said oxide layer and said planar surface between said first and second contact studs to produce said opening and said over-etched region.
20. The method of claim 19 wherein said mask comprises Al2O3 or Si3N4.
21. The method of claim 19 wherein said step of etching said oxide layer comprises reactive ion etching.
22. The method of claim 18 wherein said step of depositing a noble metal layer comprises:
- depositing at least one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal in said opening.
23. The method of claim 18 wherein said step of depositing a ferroelectric dielectric layer comprises:
- depositing at least one of PZT, PLZT, BST, SBT or STO.
24. The method of claim 18 wherein said step of depositing an additional noble metal layer comprises:
- depositing at least one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal over said ferroelectric dielectric layer.
25. The method of claim 18 wherein said step of depositing an additional oxide layer further comprises:
- planarizing said additional oxide layer.
26. The method of claim 18 wherein said step of selectively etching said additional oxide layer comprises:
- selectively etching said additional oxide layer in a pattern defined by a photoresist mask to produce said first and second openings.
27. The method of claim 18 wherein said step of forming electrical contacts comprises:
- depositing Ti/TiN liners in said first and second openings; and
- depositing W in said Ti/TiN liners.
28. The method of claim 18 further comprising:
- planarizing said electrical contacts to a level of said additional oxide layer.
29. The method of claim 28 wherein said step of planarizing comprises a CMP operation.
30. The method of claim 18 further comprising:
- additionally forming an electrical contact to a third contact stud in said planar surface of said substrate through a third opening through said additional oxide layer, said ferroelectric dielectric layer and said oxide layer substantially concurrently with said step of forming said electrical contacts to said first and second ones of said top electrodes.
31. A ferroelectric device comprising:
- first and second contact studs formed upon a semiconductor substrate;
- a trench cap extending between said first and second contact studs at a planar surface of said substrate;
- first spacers contacting each of said first and second contact studs and extending distally therefrom;
- bottom electrode spacers contacting each of said first and second contact studs and extending distally therefrom medially adjoining said first spacers;
- a ferroelectric layer overlying said trench cap and said bottom electrode spacers;
- a pair of top electrodes disposed within said ferroelectric layer medially of said bottom electrode spacers displaced by said ferroelectric layer; and
- first and second electrical contacts to distal end portions of said pair of top electrodes.
32. The ferroelectric device of claim 31 wherein said first and second contact studs comprise Ti/TiN liners surrounding W plugs.
33. The ferroelectric device of claim 31 wherein said trench cap comprises an oxide.
34. The ferroelectric device of claim 31 wherein said first spacers comprise titanium aluminum nitride.
35. The ferroelectric device of claim 31 wherein said bottom electrode spacers comprise one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal.
36. The ferroelectric device of claim 31 wherein said pair of top electrodes comprise one of Pt, Ir, IrOx, Pd, PdOx, Ru, RuOx, Rh, RhOx or other noble metal.
37. The ferroelectric device of claim 31 wherein said ferroelectric layer comprises at least one of PZT, PLZT, BST, SBT or STO.
38. The ferroelectric device of claim 31 wherein said first and second electrical contacts comprise Ti/TiN liners surrounding W plugs.
39. The ferroelectric device of claim 31 further comprising:
- a third contact stud formed upon said semiconductor substrate and a third electrical contact to said third contact stud, said third electrical contact being planar with said first and second electrical contacts.
40. The ferroelectric device of claim 31 further comprising an oxide layer adjacent said first spacers and laterally disposed therefrom.
41. The ferroelectric device of claim 40 wherein said ferroelectric layer additionally extends over said oxide layer.
42. The ferroelectric device of claim 41 further comprising an additional oxide layer overlying said ferroelectric layer.
43. The ferroelectric device of claim 42 wherein said first and second electrical contacts are formed through said additional oxide layer.
Type: Application
Filed: Aug 8, 2012
Publication Date: Feb 14, 2013
Patent Grant number: 8518791
Applicant: Ramtron International Corporation (Colorado Springs, CO)
Inventors: Shan Sun (Monument, CO), Thomas E. Davenport (Denver, CO), John Cronin (Jericho, VT)
Application Number: 13/569,755
International Classification: H01L 29/92 (20060101); H01L 21/02 (20060101);