LOW TEMPERATURE BEOL COMPATIBLE DIODE HAVING HIGH VOLTAGE MARGINS FOR USE IN LARGE ARRAYS OF ELECTRONIC COMPONENTS
A crystalline semiconductor Schottky barrier-like diode sandwiched between two conducting electrodes is in series with a memory element, a word line and a bit line, wherein the setup provides voltage margins greater than 1V and current densities greater than 5×106 A/cm2. This Schottky barrier-like diode can be fabricated under conditions compatible with low-temperature BEOL semiconductor processing, can supply high currents at low voltages, exhibits high on-off ratios, and enables large memory arrays.
Latest IBM Patents:
1. Field of Invention
The present invention relates generally to the field of high current density access devices. More specifically, the present invention is related to a low temperature back end of line (BEOL) compatible diode having high voltage margins for use in large arrays of electronic components.
2. Discussion of Related Art
In order to increase the density of memory technologies (both volatile and nonvolatile), a crosspoint design is preferred. In such an optimized design, the wordlines and bitlines (hereafter referred to as memory lines) run at minimum pitch=2F, where F refers to the lithographic minimum feature size (for example, 32 nm), and storage elements are placed between these perpendicularly oriented memory lines at their crosspoints. Two possible designs exist in such memory technologies:
(a) A Nano-Crossbar Design: Refers to a design where the memory lines run at sublithographic pitches. In this design, memory cell area is reduced from 4F2 to 4FS2 where 2FS is the nanoscale pitch and FS<<F, where F is the above-mentioned lithographic minimum feature size. Previous studies detail how these sublithographic features are interfaced to lithographically defined wordline and bitline driver/decoder circuits.
(b) A 3D Design: Refers to a design where the memory lines run at lithographic pitches, with multiple layers of memories being provided. The effective area of these cells is therefore 4F2/n, where n is the number of stacked memory layers.
In either design case described above, two device components are needed at the intersection of the memory lines:
(a) A Memory Element: Refers to an element that is used to store data/information. Many options exist here (including, for example, phase change memory (PCM), MRAM, Resistive RAM, solid electrolyte memory, FeRAM, etc.), with one promising memory node material being PCM.
(b) A Rectifying Element or Access Device: Since a transistor is not provided at every crosspoint, a device is needed to rectify (exhibit nonlinearity). This ensures that the memory cells that lie on unselected wordlines and bitlines are not inadvertently programmed or shorted to each other and do not leak any significant amount of current.
For most promising memory materials, programming current densities that are of the order of 107-108 A/cm2 are needed for critical dimensions (CDs) in the range of 20-40 nm.
It should be noted that since the PCM CD is smaller than F (to minimize reset currents and to minimize proximity effects), the effective current density in the series diode is somewhat smaller. If the PCM CD ranges from 0.5F (¼th of the pitch) to 0.66F (⅓rd of the pitch), the reset currents in the diode would be 2.25× to 4× smaller. However, such current densities are still extremely high.
The best known single-crystal silicon p-n and Schottky diodes that can be used for rectification provide 1-2×107 A/cm2 at low voltages. This limit comes from a number of different factors including high level injection effects in p-n junctions, and series resistance of doped region(s), etc. This is an order of magnitude smaller than what is needed for most resistive memory elements. In addition, the quality of the diodes that can be fabricated in middle-of-line (MOL) or back end of line (BEOL) lower temperature processes are typically much worse since they have to be made in amorphous or polycrystalline silicon that has much lower mobility. These considerations prevent the use of p-n junctions in either single-crystal silicon or other silicon materials as rectifiers for high-current memory elements (especially in 3D).
In addition, the current through unselected cells has to be small to prevent array-disturbs and reduce programming power. Typically, a rectification ratio well in excess of 10 times the number of elements on the Word Line (WL) or Bit Line (BL) is needed. In other words, for typical Mbit arrays, a rectification ratio of 10,000 or above is needed (preferably exceeding 107). The rectification ratio is a function of the bias since the leakage is a function of bias.
One solution developed by the current assignee involves the use of a solid electrolyte (SE) device element (see, for example, U.S. Pat. No. 7,382,647) as an access (diode) element for PCM. The advantage of this approach is the high ON/OFF ratio, as the SE can provide very high currents in the ON state (since it has a metallic filament that bridges the two electrodes) and very low OFF currents. However, disadvantages with this approach include:
(a) the need for an explicit erase step to erase the filament, wherein such an erase step can be quite slow (for example, 100's of microseconds are needed to erase a thick filament), and
(b) the low reliability/endurance of the SE element during high current programming.
Another solution developed by the current assignee, as disclosed in the application entitled, “Backend of Line (BEOL) Compatible High Current Density Access Device for High Density Arrays of Electronic Components” (U.S. Ser. No. 12/727,746), involves the use of a diode as an access device. In this solution, the diode provides high ON/OFF ratio, low-temperature BEOL compatible fabrication capabilities, and the ability to provide high current densities. A limitation of the preferred diode material material described in that application, of a type we refer to as M8X1Y6 or 816, is its low voltage margin of ˜1.1V.
There is, therefore, a need for a diode (for use as an access element for semiconductor memory arrays) that can supply high current-densities and operate reliably while being fabricated at temperatures that are compatible with standard BEOL processing (i.e., below 400° C.).
In addition, there are other electronic applications involving dense arrays of components, such as liquid crystal displays (LCDs) and organic light-emitting diodes (OLEDs) arrays, which require an access element that would provide single (or multiple) element addressability while blocking multiple current paths through half-selected or unselected elements.
Embodiments of the present invention are an improvement over prior art systems and methods.
SUMMARY OF THE INVENTIONThe present invention teaches the synthesis of a crystalline semiconducting material which addresses the voltage margin limitation of other diodes. In order to enable larger arrays (>1 MB) of memory elements to be addressed, a voltage margin of 1.5V will be required. The current invention provides a half-margin of about 1V (as measured with conductive atomic force microscopy (AFM)) that results in a total margin of 2V.
The present invention provides for a family of crystalline materials that is used as high-current density “access devices” in electronic applications involving dense arrays of components such as memories and displays, wherein the crystalline materials have the following chemical formula:
MaXbY2,
where a=0.4 to 1.2, b=0.8 to 1.2,
where M is selected from the group consisting of Cu, Ag, Li and Zn,
where X is selected from the group consisting of Cr, Mo and W, and
where Y is selected from the group consisting of Se, S, O and Te.
Non-limiting examples of such crystalline materials include Cu0.24Cr0.26S0.5 and Cu0.24Cr0.26Se0.5. Although a few specific examples of the crystalline materials are provided in this specification, it should be noted that other combinations of various elements provided above could also be used without departing from the scope of the present invention.
Such crystalline materials can be fabricated at BEOL compatible temperatures (sub 400° C.). In addition, access-devices fabricated using these materials have been shown to carry high current densities and exhibit excellent ON/OFF ratios when sandwiched between appropriate electrodes.
In one embodiment, the present invention provides for a device, comprising: (a) bit line; (b) a MaXbY2 layer, wherein a=0.4 to 1.2, b=0.8 to 1.2, M is selected from the group consisting of Cu, Ag, Li and Zn, X is selected from the group consisting of Cr, Mo and W, and Y is selected from the group consisting of Se, S, O and Te; (c) a memory element (e.g., phase change memory (PCM), resistive RAM (RRAM), magnetoresistive RAM (MRAM), etc.); (d) a word line, and wherein the MaXbY2 layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
In another embodiment, the present invention provides for a device, comprising: (a) a bit line; (b) a CuaCrbSc layer sandwiched by top and bottom conductive layers, wherein a=0.24±0.005, b=0.26±0.005, and c=0.50±0.01; (c) a memory element (e.g., phase change memory (PCM), resistive RAM (RRAM), magnetoresistive RAM (MRAM), etc.); (d) a word line, and wherein the CuaCrbSc layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
In another embodiment, the present invention provides for a device, comprising: (a) a bit line; (b) a CuaCrbSec layer sandwiched by top and bottom conductive layers, wherein a=0.24±0.005, b=0.26±0.005, and c=0.50±0.01; (c) a memory element (e.g., phase change memory (PCM), resistive RAM (RRAM), magnetoresistive RAM (MRAM), etc.); (d) a word line, and wherein the CuaCrbSec layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
The advantages of this invention over previous inventions include, but are not limited to:
-
- (a) reliability—access device characteristics (of access devices fabricated according to the teachings of the present invention) do not change appreciably upon high-current cycling unlike the solid electrolyte based access devices;
- (b) high ON/OFF ratio—wherein the ON/OFF ratio depends on the choices of M, X and Y;
- (c) high current densities—current densities exceed 5×106 A/cm2—which is a distinct advantage over amorphous Si or polycrystalline silicon;
- (d) high voltage margins as compared against the voltage margins of previously disclosed access devices. Conductive AFM measurements indicate half-margins greater than 1V.
While this invention is illustrated and described in preferred embodiments, the invention may be produced in many different configurations. There is depicted in the drawings, and will herein be described in detail, preferred embodiments of the invention, with the understanding that the present disclosure is to be considered as an exemplification of the principles of the invention and the associated functional specifications for its construction and is not intended to limit the invention to the embodiments illustrated. Those skilled in the art will envision many other possible variations within the scope of the present invention.
The present invention provides for a family of crystalline materials that is used as high-current density “access devices” in electronic applications involving dense arrays of components such as memories and displays, wherein the crystalline materials have the following chemical formula:
MaXbY2,
where a=0.4 to 1.2, b=0.8 to 1.2 (hereafter, abbreviated as 112),
where M is selected from the group consisting of Cu, Ag, Li and Zn,
where X is selected from the group consisting of Cr, Mo and W, and
where Y is selected from the group consisting of Se, S, O and Te.
In one embodiment, a thin-film (typically 20-100 nm) of the above-mentioned MaXbY2 material is sandwiched between two conductive regions, wherein the conductive regions could be metals or different semiconductors. In one non-limiting example of this embodiment, a 40 nm film of Cu0.24Cr0.26S0.5 is sandwiched between W and Pt electrodes, whereby this setup exhibited Schottky diode-like characteristics with the Pt electrode when the W electrode is swept negative with respect to the Pt electrode.
It should be noted that in the above-described example, although a specific example of Cu0.24Cr0.26S0.5 layer 302 is used, it should be noted that slight variances are within the scope of this embodiment. For example, layer 302 could be of the following makeup: Cu0.24±0.005Cr0.26S0.5±0.005S0.5±0.01. Furthermore, other trace impurities could also be present as part of layer 302.
Voltage margin is defined as the range of voltage across the access device for which the current through it is always below 10 nA. For instance, if the current increases above 10 nA at −|Vb| volts on the negative side and at +|Va| volts on the positive side of a curve that plots access device current versus voltage applied to the top electrode (with the bottom electrode grounded), then the voltage margin would be equal to |Va|±|Vb|.
Possible Device Structures:
Although a few non-limiting examples of possible device structures are shown and discussed below, it should be noted that there are many possible device structures that could be fabricated using semiconductor fabrication tools/processes that could be made to exhibit the above device characteristics.
Provided below is a non-limiting example of how the stack shown in
The examples depicted in
A crosspoint memory array can be formed from an array of the devices shown in
Furthermore, as noted above, the stack structures shown in
Furthermore, in some cases, where a thin film of MaXbY2 is sandwiched between two electrodes, it is advantageous to scale the area of one of the contacts relative to the other to tune the electrical properties of this stack. For example, properties such as voltage margins, peak currents and sub-threshold slopes can be tuned using area symmetries.
Techniques to produce MaXbY2:
It should be noted that there are a plurality of ways to produce MaXbY2, a few of which are listed below.
-
- (a) Sputtering: This technique involves directly sputtering a thin film of MaXbY2 using co-sputtering from one or more targets. Reactive gases (including those containing Y) may also be used during sputtering. Furthermore, it might be advantageous to deposit the MaXbY2 at elevated temperatures (but still below 400° C.). One reason to deposit at elevated temperatures is to make the film crystalline. Furthermore, elevated temperature deposition aids in filling small pore structures and also mitigates detrimental effects of plasma on the thin film. Some sputtering examples include
- i. deposition from a MaXbY2 target;
- ii. deposition from a MaXbY2 target in the presence of H2Y;
- iii. co-sputtering from a MaY and X targets; or
- iv. deposition from M and X in a H2Y or other reactive ambient.
- (b) Chemical Vapor Deposition (CVD) or Atomic Layer Deposition (ALD) Process: CVD or ALD may be used to deposit MaXbY2 on any desired substrate.
- (a) Sputtering: This technique involves directly sputtering a thin film of MaXbY2 using co-sputtering from one or more targets. Reactive gases (including those containing Y) may also be used during sputtering. Furthermore, it might be advantageous to deposit the MaXbY2 at elevated temperatures (but still below 400° C.). One reason to deposit at elevated temperatures is to make the film crystalline. Furthermore, elevated temperature deposition aids in filling small pore structures and also mitigates detrimental effects of plasma on the thin film. Some sputtering examples include
While a few examples to produce MaXbY2 have been provided above, it should be noted that this list is by no means exhaustive, and that MaXbY2 may be produced in other ways.
Specific Embodiments with PCM:
It should be noted that there are a number of possible structures that combine Phase Change Memory (PCM) and the present invention's MaXbY2 layer. There are 4 PCM cell structures of interest—mushroom, recessed-mushroom, pore-cell (or memory-in-via) and ring-shaped electrode. Each structure could be fabricated using a number of different flows. Each device structure for the MaXbY2 selection device could be combined with any of these four PCM cell structures in series with word and bit lines to yield a variety of possible structures/process-flows.
Further, for the mushroom (
Similarly, for the lithographic pore embodiment shown in
It should be noted that for all of the above-mentioned structures show in
It should also be noted that the options illustrated in
For example,
As another example,
The phrases “diode facing down” and “diode facing up” used in reference to
As another example,
As yet another example,
As yet another example,
As yet another example,
As yet another example,
As yet another example,
As yet another example,
It should be noted that
It should be noted that the above device structures of
Devices and methods have been shown in the above embodiments for the effective implementation of a low temperature back end of line (BEOL) compatible diode having high voltage margins for use in large arrays of electronic components. While various preferred embodiments have been shown and described, it will be understood that there is no intent to limit the invention by such disclosure, but rather, it is intended to cover all modifications falling within the spirit and scope of the invention, as defined in the appended claims.
Claims
1. A device, comprising:
- (a) a bit line;
- (b) a MaXbY2 layer, wherein a=0.4 to 1.2, b=0.8 to 1.2, M is selected from the group consisting of Cu, Ag, Li and Zn, X is selected from the group consisting of Cr, Mo and W, and Y is selected from the group consisting of Se, S, O and Te;
- (c) a memory element;
- (d) a word line, and
- wherein the MaXbY2 layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
2. The device of claim 1, wherein the MaXbY2 layer is CuaCrbS2, where a=0.4 to 1.2 and b=0.8 to 1.2.
3. The device of claim 2, wherein the MaXbY2 layer is Cu0.24±0.005Cr0.26±0.005S0.5±0.01.
4. The device of claim 2, wherein the MaXbY2 layer is Cu0.24±0.005Cr0.26±0.005Se0.5±0.01.
5. The device of claim 1, further including conducting layers contacting opposite sides of the MaXbY2 material.
6. The device of claim 5, wherein at least one of the conducting layers is inert.
7. The device of claim 5, wherein at least one of the conducting layers includes Cu3Ge.
8. The device of claim 1, wherein the device operates reliably at a current density greater than 5×106 A/cm2.
9. The device of claim 1, wherein the device has a voltage margin greater than 1V.
10. A crosspoint memory array comprising an array of the devices of claim 1.
11. A method, comprising applying voltage to the array of claim 10, thereby changing the state of one of the memory elements.
12. The method of claim 11, further comprising reading out the state of said one of the memory elements.
13. The method of claim 12, wherein the state that is read out is the resistance of one of the memory elements.
14. The device of claim 1, wherein the device is further sandwiched between dielectrics on its side.
15. The device of claim 1, wherein the device is part of any of, or a combination of, the following structures: a mushroom structure, a recessed mushroom structure, a pillar cell, a lithographic pore structure, a sublithographic pore structure, and a ring-shaped cell structure.
16. The device of claim 1, wherein said memory element is any of the following: phase change memory (PCM), resistive RAM (RRAM), or magnetoresistive RAM (MRAM).
17. A device, comprising:
- (a) a bit line;
- (b) a CuaCrbSc layer sandwiched by top and bottom conductive layers, wherein
- a=0.24±0.005, b=0.26±0.005, and c=0.50±0.01;
- (c) a memory element;
- (d) a word line, and
- wherein the CuaCrbSc layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
18. The device of claim 17, wherein the device operates reliably at a current density greater than 5×106 A/cm2.
19. The device of claim 17, wherein the device has a voltage margin greater than 1V.
20. A crosspoint memory array comprising an array of the devices of claim 17.
21. A method, comprising applying voltage to the array of claim 20, thereby changing the state of one of the memory elements.
22. The method of claim 21, further comprising reading out the state of said one of the memory elements.
23. The method of claim 22, wherein the state that is read out is the resistance of one of the memory elements.
24. The device of claim 17, wherein the device is part of any of, or a combination of, the following structures: a mushroom structure, a recessed mushroom structure, a pillar cell, a lithographic pore structure, a sublithographic pore structure, and a ring-shaped cell structure.
25. The device of claim 17, wherein said memory element is any of the following: phase change memory (PCM), resistive RAM (RRAM), or magnetoresistive RAM (MRAM).
26. A device, comprising:
- (a) a bit line;
- (b) a CuaCrbSec layer sandwiched by top and bottom conductive layers, wherein
- a=0.24±0.005, b=0.26±0.005, and c=0.50±0.01;
- (c) a memory element;
- (d) a word line, and
- wherein the CuaCrbSec layer and the memory element are: (i) sandwiched between the bit line and the word line, and (ii) in electrical series with the word and bit lines.
27. The device of claim 26, wherein the device operates reliably at a current density greater than 5×106 A/cm2.
28. The device of claim 26, wherein the device has a voltage margin greater than 1V.
29. A crosspoint memory array comprising an array of the devices of claim 26.
30. The device of claim 26, wherein said memory element is any of the following: phase change memory (PCM), resistive RAM (RRAM), or magnetoresistive RAM (MRAM).
Type: Application
Filed: Aug 15, 2011
Publication Date: Feb 21, 2013
Patent Grant number: 8830725
Applicant: International Business Machines Corporation (Armonk, NY)
Inventors: Donald S. Bethune (San Jose, CA), Kailash Gopalakrishnan (San Jose, CA), Andrew J. Kellock (Sunnyvale, CA), Rohit S. Shenoy (Fremont, CA), Kumar R. Virwani (San Jose, CA)
Application Number: 13/209,569
International Classification: G11C 11/00 (20060101); H01L 45/00 (20060101);