Methods of forming fins for FinFET semiconductor devices and selectively removing some of the fins by performing a cyclical fin cutting process
One illustrative method disclosed herein includes forming a plurality of initial fins in a substrate, wherein at least one of the initial fins is a to-be-removed fin, forming a material adjacent the initial fins, forming a fin removal masking layer above the plurality of initial fins, removing a desired portion of the at least one to-be-removed fin by: (a) performing a recess etching process on the material to remove a portion, but not all, of the material positioned adjacent the sidewalls of the at least one to-be-removed fin, (b) after performing the recess etching process, performing a fin recess etching process to remove a portion, but not all, of the at least one to be removed fin and (c) repeating steps (a) and (b) until the desired amount of the at least one to-be-removed fin is removed.
Latest GLOBALFOUNDRIES Inc. Patents:
1. Field of the Invention
Generally, the present disclosure relates to the manufacturing of semiconductor devices, and, more specifically, to various methods of forming fins for FinFET semiconductor devices and selectively removing some of the fins by performing a cyclical fin cutting process.
2. Description of the Related Art
In modern integrated circuits, such as microprocessors, storage devices and the like, a very large number of circuit elements, especially transistors, are provided and operated on a restricted chip area. Immense progress has been made over recent decades with respect to increased performance and reduced feature sizes of circuit elements, such as transistors. However, the ongoing demand for enhanced functionality of electronic devices forces semiconductor manufacturers to steadily reduce the dimensions of the circuit elements and to increase the operating speed of the circuit elements. The continuing scaling of feature sizes, however, involves great efforts in redesigning process techniques and developing new process strategies and tools so as to comply with new design rules. Generally, in complex circuitry including complex logic portions, MOS technology is presently a preferred manufacturing technique in view of device performance and/or power consumption and/or cost efficiency. In integrated circuits including logic portions fabricated by MOS technology, field effect transistors (FETs) are provided that are typically operated in a switched mode, that is, these devices exhibit a highly conductive state (on-state) and a high impedance state (off-state). The state of the field effect transistor is controlled by a gate electrode, which controls, upon application of an appropriate control voltage, the conductivity of a channel region formed between a drain region and a source region.
To improve the operating speed of FETs, and to increase the density of FETs on an integrated circuit device, device designers have greatly reduced the physical size of FETs over the years. More specifically, the channel length of FETs has been significantly decreased, which has resulted in improving the switching speed of FETs. However, decreasing the channel length of a FET also decreases the distance between the source region and the drain region. In some cases, this decrease in the separation between the source and the drain makes it difficult to efficiently inhibit the electrical potential of the source region and the channel from being adversely affected by the electrical potential of the drain. This is sometimes referred to as a so-called short channel effect, wherein the characteristic of the FET as an active switch is degraded.
In contrast to a FET, which has a planar structure, a so-called FinFET device has a three-dimensional (3D) structure.
In the FinFET device, the gate structure D may enclose both the sides and the upper surface of all or a portion of the fins C to form a tri-gate structure so as to use a channel having a three-dimensional structure instead of a planar structure. In some cases, an insulating cap layer (not shown), e.g., silicon nitride, is positioned at the top of the fins C and the FinFET device only has a dual-gate structure (sidewalls only). Unlike a planar FET, in a FinFET device, a channel is formed perpendicular to a surface of the semiconducting substrate so as to reduce the physical size of the semiconductor device. Also, in a FinFET, the junction capacitance at the drain region of the device is greatly reduced, which tends to significantly reduce short channel effects. When an appropriate voltage is applied to the gate electrode of a FinFET device, the surfaces (and the inner portion near the surface) of the fins C, i.e., the vertically oriented sidewalls and the top upper surface of the fin, form a surface inversion layer or a volume inversion layer that contributes to current conduction. In a FinFET device, the “channel-width” is estimated to be about two times (2×) the vertical fin-height plus the width of the top surface of the fin, i.e., the fin width. Multiple fins can be formed in the same foot-print as that of a planar transistor device. Accordingly, for a given plot space (or foot-print), FinFETs tend to be able to generate significantly higher drive current density than planar transistor devices. Additionally, the leakage current of FinFET devices after the device is turned “OFF” is significantly reduced as compared to the leakage current of planar FETs, due to the superior gate electrostatic control of the “fin” channel on FinFET devices. In short, the 3D structure of a FinFET device is a superior MOSFET structure as compared to that of a planar FET, especially in the 20 nm CMOS technology node and beyond. The gate structures D for such FinFET devices may be manufactured using so-called “gate-first” or “replacement gate” (gate-last) manufacturing techniques.
Both FET and FinFET semiconductor devices have an isolation structure, e.g., a shallow trench isolation structure that is formed in the semiconducting substrate around the device so as to electrically isolate the semiconductor device. Traditionally, isolation structures were always the first structure that was formed when manufacturing semiconductor devices. The isolation structures were formed by etching the trenches for the isolation structures and thereafter filling the trenches with the desired insulating material, e.g., silicon dioxide. After the isolation structures were formed, various process operations were performed to manufacture the semiconductor device. In the case of a FinFET device, this involved masking the previously formed isolation structure and etching the trenches in the substrate that defined the fins. As FinFET devices have been scaled to meet ever increasing performance and size requirements, the width W of the fins C has become very small, e.g., 6-12 nm, and the fin pitch has also been significantly decreased, e.g., the fin pitch may be on the order of about 30-60 nm.
However, as the dimensions of the fins became smaller, problems arose with manufacturing the isolation structures before the fins were formed. As one example, trying to accurately define very small fins in regions that were separated by relatively large isolation regions was difficult due to the non-uniform spacing between various structures on the substrate. One manufacturing technique that is employed in manufacturing FinFET devices is to initially form the trenches T in the substrate B to define multiple “fins” that extend across the substrate, and thereafter remove some of the fins C where larger isolation structures will be formed. Using this type of manufacturing approach, better accuracy and repeatability may be achieved in forming the fins C to very small dimensions due to the more uniform environment in which the etching process that forms the trenches T is performed.
After the trenches T have been formed, some of the fins C must be removed to create room for or define the spaces where isolation regions will ultimately be formed. There are two commonly employed techniques for accomplishing the goal of removing the desired number of fins C. One such removal process is typically referred to as “Fins-cut-First,” as will be described with reference to
Another fin removal process is typically referred to as “Fins-cut-Last,” as will be described with reference to
One problem with the fins-cut-last approach is that if the critical dimension (CD) 24X of the opening 22A of the trench 24 is relatively large, then there is less margin for misalignment error when removing the unwanted fin, i.e., there is less margin for error so as to avoid damaging the adjacent fins when the trench 24 is etched. With reference to
Some of the aforementioned problems could potentially be remedied by performing a selective isotropic etching process to limit or eliminate the residual fin material 15X relative to the surrounding insulating material 19. In one sense, removing the unwanted residual fin material 15X by performing such an isotropic etching process would be beneficial as compared to removing the fins by performing an anisotropic etching process because, due to the selective and isotropic nature of the process, there would be less chance of damaging adjacent fins (if the CD 24X is too large) and less chance of leaving the undesirable residual fin material 15X at or near the bottom of the trench 24 (if the CD 24X is too small). However, with referenced to
The present disclosure is directed to various methods of forming fins for FinFET semiconductor devices and selectively removing some of the fins by performing a cyclical fin cutting process that may solve or reduce one or more of the problems identified above.
SUMMARY OF THE INVENTIONThe following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure is directed to various methods of forming fins for FinFET semiconductor devices and selectively removing some of the fins by performing a cyclical fin cutting process. One illustrative method disclosed herein includes, among other things, forming a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in the substrate, the initial fins having sidewalls, wherein at least one of the initial fins is a to-be-removed fin, forming a material (e.g., liner layer or a layer of insulating material) adjacent at least the sidewalls of the initial fins and within the trenches, forming a fin removal masking layer above the plurality of initial fins, the fin removal masking layer having an opening positioned above the at least one to-be-removed fin and at least a portion of the material that was formed adjacent the at least one to-be-removed fin, removing a desired portion of the at least one to-be-removed fin by, (a) performing a recess etching process on the material that was formed adjacent the at least one to-be-removed fin to remove a portion, but not all, of the material that was formed adjacent the at least one to-be-removed fin, (b) after performing the recess etching process, performing a fin recess etching process to remove a portion, but not all, of the at least one to-be-removed fin, and (c) repeating steps (a) and (b) until the desired amount of the at least one to-be-removed fin is removed and forming an insulating material in an area that includes an area formerly occupied by the at least one to-be-removed fin.
In another embodiment, a method disclosed herein includes forming a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in the substrate, wherein at least one of the initial fins is a to-be-removed fin, forming a liner layer adjacent at least the sidewalls of the initial fins, forming a layer of insulating material adjacent the liner layer and within the trenches, forming a fin removal masking layer above the plurality of initial fins, the fin removal masking layer having an opening positioned above the at least one to-be-removed fin and the liner layer positioned adjacent the at least one to-be-removed fin, removing a desired portion of the at least one to-be-removed fin by: (a) performing a liner recess etching process on the liner layer to remove a portion, but not all, of the liner layer positioned adjacent the sidewalls of the at least one to-be-removed fin, (b) after performing the liner recess etching process, performing a fin recess etching process to remove a portion, but not all, of the at least one to be removed fin, and (c) repeating steps (a) and (b) until the desired amount of the at least one to-be-removed fin is removed and forming an insulating material in an area that includes an area formerly occupied by the at least one to-be-removed fin.
Another illustrative method includes, among other things, forming a trench patterning hard mask layer above a surface of a semiconductor substrate, performing at least one first etching process through the trench patterning hard mask layer to define a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in the substrate, wherein at least one of the initial fins is a to-be-removed fin, forming a layer of insulating material within the trenches, forming a patterned fin removal masking layer above the plurality of initial fins and the layer of insulating material, the patterned fin removal masking layer having an opening positioned above the at least one to-be-removed fin, wherein a portion of the trench patterning hard mask layer is positioned above the at least one to-be-removed fin and below the opening in the patterned fin removal masking layer, performing at least one second etching process through the opening in the patterned fin removal masking layer to remove at least the underlying portion of the trench patterning hard mask layer, after performing said at least one second etching process, performing a third etching process through the opening in the patterned fin removal masking layer to define a fin opening in the layer of insulating material that exposes substantially all of a vertical height of the at least one to-be-removed fin, performing a fourth etching process through the opening in the patterned fin removal masking layer and the fin opening in the layer of insulating material until the desired amount of the at least one to-be-removed fin is removed and forming an insulating material in an area that includes an area formerly occupied by the at least one to-be-removed fin.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
DETAILED DESCRIPTIONVarious illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure is directed to various methods of forming fins for FinFET semiconductor devices and selectively removing some of the fins by performing a cyclical fin cutting process. As will be readily apparent to those skilled in the art upon a complete reading of the present application, the methods disclosed herein may be employed in manufacturing a variety of different devices, including, but not limited to, logic devices, memory devices, etc. With reference to the attached figures, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
In the illustrative example depicted in the attached figures, the trenches 106X and the initial fins 107 are all of a uniform size and shape. However, such uniformity in the size and shape of the trenches 106X and the initial fins 107 is not required to practice at least some aspects of the inventions disclosed herein. In the example depicted herein, the trenches 106X are depicted as having been formed by performing a plurality of anisotropic etching processes. In some cases, the trenches 106X may have a reentrant profile near the bottom of the trenches 106X. To the extent the trenches 106X are formed by performing a wet etching process, the trenches 106X may tend to have a more rounded configuration or non-linear configuration as compared to the generally linear configuration of the trenches 106X that are formed by performing an anisotropic etching process. In other cases, the trenches 106X may be formed in such a manner that the initial fins 107 have a tapered cross-sectional configuration (wider at the bottom than at the top at this point in the process flow). Thus, the size and configuration of the trenches 106X, and the manner in which they are made, should not be considered a limitation of the present invention.
As will be described more fully below, the cyclical etching sequence described above, i.e., the first liner etch process and second fin etching process, are repeated until the desired amount or all of the to-be-removed fin 107R is removed. The amount of the fin 107R removed during each fin etching process may vary depending upon the particular application. In one illustrative example, approximately 10-30 nm (height) of the vertical height of the to-be-removed fin 107R may be removed in each of the above-described second etching processes. Thus, in the example where the fins 107 have an initial height 107H of about 100 nm, 3-4 of the fin etching processes described above may be performed to remove the desired amount of the to-be-removed fin 107R. Of course, the number of cycles performed may vary depending upon the particular application
The manner in which the fin 107R may be removed using the cyclical etching process described above will now be described with reference to
Starting with the structure depicted in
As will be described more fully below, the cyclical etching sequence described above, i.e., the first etch process (to remove some of the layer of insulating material 110) and the second fin etching process (to remove portions of the fin 107R), are repeated until the desired amount or all of the to-be-removed fin 107R is removed. As with the case above, the amount of the fin 107R removed during each fin etching process may vary depending upon the particular application.
As will be appreciated by those skilled in the art after a complete reading of the present application, the cyclical fin removal process provides several advantages relative to the prior art fin removal techniques discussed in the background section of this application. First, by removing relatively small portions of the vertical height of the fin 107R during each of the second etching processes, the etch shadowing effect (wherein the undesirable residual fin material 15X is formed (see
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Claims
1. A method, comprising:
- forming a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in said substrate, said initial fins having sidewalls, wherein at least one of said initial fins is a to-be-removed fin;
- forming a material adjacent at least said sidewalls of said initial fins and within said trenches;
- forming a fin removal masking layer above said plurality of initial fins, said fin removal masking layer having an opening positioned above said at least one to-be-removed fin and at least a portion of said material that was formed adjacent said at least one to-be-removed fin;
- removing a desired portion of said at least one to-be-removed fin by: a) performing a recess etching process on said material that was formed adjacent said at least one to-be-removed fin to remove a portion, but not all, of said material that was formed adjacent said at least one to-be-removed fin; b) after performing said recess etching process, performing a fin recess etching process to remove a portion, but not all, of said at least one to-be-removed fin; and c) repeating steps (a) and (b) until the desired amount of said at least one to-be-removed fin is removed; and
- forming an insulating material in an area that includes an area formerly occupied by said at least one to-be-removed fin.
2. The method of claim 1, wherein said material that was formed adjacent said at least one to-be-removed fin is one of a liner layer or a layer of insulating material that was blanket deposited within said trenches.
3. The method of claim 1, wherein forming said material adjacent at least said sidewalls of said initial fins and within said trenches comprises performing a conformal deposition process to deposit a liner layer adjacent said sidewalls of said initial fins and above a bottom of said trenches.
4. The method of claim 1, wherein each of said etching processes set forth in step (b) consumes between 10-30 nm of a vertical height of said at least one to-be-removed fin.
5. The method of claim 1, wherein, after performing step (a), an upper surface of the recessed material that was formed adjacent said at least one to-be-removed fin is positioned at a level that is below a level of an upper surface of said at least one to-be-removed fin.
6. The method of claim 1, wherein steps (a) and (b) are repeated at least three times.
7. A method, comprising:
- forming a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in said substrate, said initial fins having sidewalls, wherein at least one of said initial fins is a to-be-removed fin;
- forming a liner layer adjacent at least said sidewalls of said initial fins;
- forming a layer of insulating material adjacent said liner layer and within said trenches;
- forming a fin removal masking layer above said plurality of initial fins, said fin removal masking layer having an opening positioned above said at least one to-be-removed fin and said liner layer positioned adjacent said at least one to-be-removed fin;
- removing a desired portion of said at least one to-be-removed fin by: (a) performing a liner recess etching process on said liner layer to remove a portion, but not all, of said liner layer positioned adjacent said sidewalls of said at least one to-be-removed fin; (b) after performing said liner recess etching process, performing a fin recess etching process to remove a portion, but not all, of said at least one to-be-removed fin; and (c) repeating steps (a) and (b) until the desired amount of said at least one to-be-removed fin is removed; and
- forming an insulating material in an area that includes an area formerly occupied by said at least one to-be-removed fin.
8. The method of claim 7, further comprising performing at least one additional recess etching process to recess said layer of insulating material and to recess said liner layer such that a desired final fin height of the remaining plurality of initial fins are exposed above the recessed layer of insulating material and the recessed liner layer.
9. The method of claim 7, wherein forming said liner layer adjacent said sidewalls of said initial fins comprises performing a conformal deposition process to deposit said liner layer adjacent said sidewalls of said initial fins and above a bottom of said trenches.
10. The method of claim 7, wherein said liner layer is comprised of silicon nitride.
11. The method of claim 7, wherein each of said etching processes set forth in step (b) consumes between 10-30 nm of a vertical height of said at least one to-be-removed fin.
12. The method of claim 7, wherein, after performing step (a), an upper surface of said recessed liner layer is positioned at a level that is below a level of an upper surface of said at least one to-be-removed fin.
13. The method of claim 7, wherein the etching steps performed in step (b) are anisotropic etching processes.
14. A method, comprising:
- forming a trench patterning hard mask layer above a surface of a semiconductor substrate;
- performing an etching process through said trench patterning hard mask layer to define a plurality of trenches in a semiconductor substrate to thereby define a plurality of initial fins in said substrate, said initial fins having sidewalls, wherein at least one of said initial fins is a to-be-removed fin;
- forming a liner layer adjacent at least said sidewalls of said initial fins and above said trench patterning hard mask layer;
- forming a layer of insulating material on said liner layer and within said trenches;
- forming a fin removal masking layer above said plurality of initial fins, said fin removal masking layer having an opening positioned above said at least one to-be-removed fin, said liner layer positioned adjacent said at least one to-be-removed fin and a portion of said trench patterning hard mask layer positioned above said at least one to-be-removed fin;
- removing a desired portion of said at least one to-be-removed fin by: a) performing a liner recess etching process on said liner layer to remove the portion of said trench patterning hard mask layer and a portion, but not all, of said liner layer positioned adjacent said sidewalls of said at least one to-be-removed fin; b) after performing said liner recess etching process, performing a fin recess etching process to remove a portion, but not all, of said at least one to-be-removed fin; and c) repeating steps (a) and (b) until the desired amount of said at least one to-be-removed fin is removed; and
- forming an insulating material in an area that includes an area formerly occupied by said at least one to-be-removed fin.
15. The method of claim 14, further comprising performing at least one additional recess etching process to recess said layer of insulating material and to recess said liner layer such that a desired final fin height of the remaining plurality of initial fins are exposed above said recessed layer of insulating material and said recessed liner layer.
16. The method of claim 14, wherein forming said liner layer adjacent said sidewalls of said initial fins comprises performing a conformal deposition process to deposit said liner layer adjacent said sidewalls of said initial fins and above a bottom of said trenches.
17. The method of claim 14, wherein said liner layer is comprised of silicon nitride and said trench patterning hard mask layer is comprised of silicon nitride.
18. The method of claim 14, wherein each of said etching processes set forth in step (b) consumes between 10-30 nm of a vertical height of said at least one to-be-removed fin.
19. The method of claim 14, wherein, after performing step (a), an upper surface of said recessed liner layer is positioned at a level that is below a level of an upper surface of said at least one to-be-removed fin.
20. The method of claim 14, wherein the etching steps performed in steps (a) and (b) are anisotropic etching processes.
20140374834 | December 25, 2014 | Luo et al. |
Type: Grant
Filed: Mar 3, 2014
Date of Patent: Sep 29, 2015
Patent Publication Number: 20150249127
Assignee: GLOBALFOUNDRIES Inc. (Grand Cayman)
Inventors: Ruilong Xie (Niskayuna, NY), Andreas Knorr (Wappingers Falls, NY), Ajey Poovannummoottil Jacob (Watervliet, NY), Michael Hargrove (Clinton Corners, NY)
Primary Examiner: Anthony Ho
Application Number: 14/195,344
International Classification: H01L 21/84 (20060101); H01L 29/06 (20060101); H01L 21/306 (20060101); H01L 21/311 (20060101); H01L 21/308 (20060101);