Chip package
According to an embodiment of the present invention, a chip package is provided. The chip package includes a substrate. A chip is disposed on the substrate. A stiffener is disposed on the substrate. The thermal conductivity of the stiffener is higher than the thermal conductivity of the substrate.
Latest MEDIATEK SINGAPORE PTE. LTD. Patents:
- Ring Buffer Storage Method and Ring Buffer Storage System Capable of Minimizing Extra Overhead Utilization
- Optimization of distributed-tone resource unit and multi-resource unit designs for transmission in 6GHz LPI system
- REFERENCE VOLTAGE COMPENSATION FOR DELTA-SIGMA ANALOG-TO-DIGITAL CONVERTER
- Resource allocation enhancements for sidelink communications
- Method and apparatus for dynamic cross-carrier scheduling in mobile communications
Field of the Invention
The invention relates to a chip package, and in particular, relates to a chip package having a thin package substrate.
Description of the Related Art
A chip package not only provides protection for chips from environmental contaminants, but also provides a connection interface for chips packaged therein. Stacked packaging schemes, such as package-on-package (POP) packaging, have become increasingly popular.
Currently, the size of the chip package has become smaller such that reliability and structural stability of the chip package are reduced. Thus, improving reliability and structural stability of a chip package has become an important issue.
BRIEF SUMMARY OF THE INVENTIONAccording to an embodiment of the present invention, a chip package is provided. The chip package includes: a substrate; a chip disposed on the substrate; and a stiffener disposed on the substrate, wherein the stiffener has a thermal conductivity higher than that of the substrate.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
The manufacturing method and method for use of the embodiment of the invention are illustrated in detail as follows. It is understood, that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. In addition, the present disclosure may repeat reference numbers and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Furthermore, descriptions of a first layer “on,” “overlying,” (and like descriptions) a second layer, include embodiments where the first and second layers are in direct contact and those where one or more layers are interposing the first and second layers.
Another substrate 100 which is, for example, (but is not limited to) a printed circuit board may be optionally provided. The substrate 104 and the chip 110 may be disposed on an upper surface of the substrate 100. In one embodiment, the substrate 104 may have a thickness smaller than that of the substrate 100. Electrical signals may be transmitted between the substrate 100 and the chip 110 through the conducting elements 130, the conducting structures 124, and the conducting elements 112 therebetween. In one embodiment, a plurality of conducting pads 102 may be disposed on or in the substrate 100. The conducting element 130 may be in electrical contact with the conducting pad 102.
Currently, with demand for light, thin, and compact electronic products, the size of a chip package has continued to shrink. The thickness of the substrate 104 has accordingly been reduced. For example, the thickness of the substrate 104 may range between about 100 μm and about 200 μm. In another embodiment, the thickness of the substrate 104 may range between about 20 μm and 80 μm. Because the thickness of the substrate 104 has decreased, the structural strength of the substrate 104 has also decreased. The substrate 104 carrying the chip 110 may suffer warpage problems such that the step of disposing the substrate 104 on another electronic element such as the substrate 100 becomes difficult to be performed. Thus, the reliability and the structural stability of the chip package are insufficient.
In order to enhance the structural stability and the reliability of the chip package, a stiffener 116 is disposed on the substrate 104 to prevent the substrate 104 from warping. In addition, it is preferable that the stiffener 116 has a thermal conductivity higher than that of the substrate 104. Thus, not only the structural strength and the reliability of the chip package are enhanced, but also the dissipation of the heat generated during the operation of the chip is improved. The stiffener 116 may include (but is not limited to) stainless steel, copper, aluminum, gold, silver, alloys made of different metal materials, or combinations thereof. In addition, the stiffener may include a plurality of fins, and the heat dissipation may be improved. A bonding layer 118 may be optionally disposed between the stiffener 116 and the substrate 104 to increase adhesion between the stiffener 116 and the substrate 104. The bonding layer 118 may include an adhesive polymer layer which may further include silver, gold, copper, or combinations thereof. Alternatively, the bonding layer 118 may be a metal layer.
As shown in
In the embodiments of the invention, both the reliability and the heat dissipation of the chip package are improved.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1. A chip package, comprising:
- a first substrate;
- a chip disposed on the first substrate;
- a stiffener disposed on the first substrate, wherein the stiffener has a thermal conductivity higher than that of the first substrate, the chip is exposed by an opening of the stiffener, and the stiffener is in direct physical contact with an outer side surface of the first substrate; and
- a second substrate, wherein the second substrate is a printed circuit board, the first substrate and the chip are disposed on a surface of the second substrate, the stiffener extends on a conducting pad disposed on or in the second substrate, and the stiffener electrically connects with the conducting pad and has a shielding function to prevent signal interference.
2. The chip package as claimed in claim 1, wherein the stiffener extends beyond an edge of the first substrate.
3. The chip package as claimed in claim 1, wherein the stiffener extends on a top surface of the chip.
4. The chip package as claimed in claim 3, further comprising a bonding layer disposed between the top surface of the chip and the stiffener.
5. The chip package as claimed in claim 1, wherein the stiffener is in direct contact with the chip.
6. The chip package as claimed in claim 1, further comprising a filling layer disposed on the first substrate and surrounding a portion of the chip.
7. The chip package as claimed in claim 6, wherein the stiffener is in direct contact with the filling layer.
8. The chip package as claimed in claim 6, wherein the stiffener is not in direct contact with the filling layer.
9. The chip package as claimed in claim 1, further comprising a bonding layer disposed between the first substrate and the stiffener.
10. The chip package as claimed in claim 1, further comprising a plurality of conducting elements disposed between the first substrate and the second substrate.
11. The chip package as claimed in claim 1, wherein the conducting pad is a ground pad.
12. The chip package as claimed in claim 1, further comprising a solder joint disposed between the conducting pad and the stiffener.
13. The chip package as claimed in claim 1, wherein the stiffener comprises stainless steel, copper, aluminum, gold, silver, or combinations thereof.
14. The chip package as claimed in claim 1, wherein the first substrate comprises an organic material.
15. The chip package as claimed in claim 1, further comprising a plurality of conducting elements disposed between the chip and the first substrate.
16. The chip package as claimed in claim 1, wherein the first substrate has a thickness smaller than that of the second substrate.
5724230 | March 3, 1998 | Poetzinger |
6020221 | February 1, 2000 | Lim et al. |
6166434 | December 26, 2000 | Desai et al. |
7968999 | June 28, 2011 | Celik et al. |
8022534 | September 20, 2011 | Wang et al. |
8129828 | March 6, 2012 | Maeda |
8183873 | May 22, 2012 | Kobayashi et al. |
20030000736 | January 2, 2003 | Sathe |
20030062618 | April 3, 2003 | Xie et al. |
20040169272 | September 2, 2004 | Hembree |
20040183193 | September 23, 2004 | Koide et al. |
20050280127 | December 22, 2005 | Zhao |
20060043576 | March 2, 2006 | Lee |
20070232090 | October 4, 2007 | Colgan et al. |
20080150109 | June 26, 2008 | Sunohara et al. |
20080157344 | July 3, 2008 | Chen et al. |
20090236732 | September 24, 2009 | Yu et al. |
20110134606 | June 9, 2011 | Gallarelli et al. |
20110140272 | June 16, 2011 | Zhao et al. |
20120119346 | May 17, 2012 | Im et al. |
20130168857 | July 4, 2013 | Gregorich et al. |
20140167243 | June 19, 2014 | Shen |
20140291001 | October 2, 2014 | Lin et al. |
1596468 | March 2005 | CN |
101727576 | June 2010 | CN |
0 718 882 | June 1996 | EP |
2003100924 | April 2003 | JP |
2003100924 | April 2003 | JP |
200830493 | July 2008 | TW |
200937539 | September 2009 | TW |
200943500 | October 2009 | TW |
201021636 | June 2010 | TW |
201234542 | August 2012 | TW |
201324700 | June 2013 | TW |
- Machine translation of JP2003-100924.
Type: Grant
Filed: Aug 5, 2013
Date of Patent: Mar 28, 2017
Patent Publication Number: 20150035131
Assignee: MEDIATEK SINGAPORE PTE. LTD. (Singapore)
Inventors: Uming Ko (Houston, TX), Tzu-Hung Lin (Zhubei), Tai-Yu Chen (Taipei)
Primary Examiner: Kimberly Rizkallah
Assistant Examiner: Brian Turner
Application Number: 13/958,794
International Classification: H01L 23/498 (20060101); H01L 23/495 (20060101); H01L 23/02 (20060101); H01L 23/04 (20060101); H01L 23/34 (20060101); H01L 23/00 (20060101); H01L 23/16 (20060101);