Patents Issued in November 17, 2016
  • Publication number: 20160336249
    Abstract: An electronic component package includes a frame having a cavity, an electronic component disposed in the cavity of the frame, a first metal layer disposed on an inner wall of the cavity of the frame, an encapsulant encapsulating the electronic component, and a redistribution layer disposed below the frame and the electronic component.
    Type: Application
    Filed: April 28, 2016
    Publication date: November 17, 2016
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung On KANG, Woo Sung HAN, Young Gwan KO, Chul Kyu KIM, Han KIM
  • Publication number: 20160336250
    Abstract: A semiconductor device includes: a semiconductor substrate having a main plane; a semiconductor element provided on the main plane of the semiconductor substrate; an electrode pad provided on the main plane of the semiconductor substrate and connected to the semiconductor element; a guard ring surrounding the semiconductor element and the electrode pad, and provided on the main plane of the semiconductor substrate; and an insulating film covering all region of a semiconductor of the main plane of the semiconductor substrate exposed inside the guard ring, wherein the insulating film is made of a water impermeable material.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Applicant: Mitsubishi Electric Corporation
    Inventor: Yoichi NOGAMI
  • Publication number: 20160336251
    Abstract: A semiconductor device includes a semiconductor chip, a metal member, and a terminal. The semiconductor chip has an electrode. The metal member is electrically connected to the electrode. The terminal extends from the metal member to be connected to an external connection member. The terminal has a width-increased portion in a predetermined area beginning from a first end of the terminal that connects to the metal member.
    Type: Application
    Filed: May 9, 2016
    Publication date: November 17, 2016
    Inventor: Daisuke FUKUOKA
  • Publication number: 20160336252
    Abstract: An object of the present invention is to provide a semiconductor module that can improve the dissipation of heat from semiconductor elements toward a cooling body. A semiconductor module of the present invention includes a plurality of resin-molded semiconductor devices that are mounted on a single metal base and are electrically connected. The plurality of semiconductor devices each have a structure in which a metal heat dissipation plate, which is formed on a surface of an insulating substrate on the side opposite to a semiconductor-element-mount surface, is exposed from a resin mold, and the metal heat dissipation plate is embedded in each opening provided in the metal base, so that the rear surface of the metal heat dissipation plate becomes a plane to be disposed on a cooling body.
    Type: Application
    Filed: January 27, 2014
    Publication date: November 17, 2016
    Inventors: Hiroshi HOUZOUJI, Akitoyo KONNO
  • Publication number: 20160336253
    Abstract: A heat dissipation substrate having a metallic layer with few defects on its surface is obtained by a process including the steps of: forming a metallic layer by plating on the surface of an alloy composite mainly composed of a powder of a principal metal, additional metal and diamond; and heating and pressurizing alloy composite coated with metallic layer, at a temperature equal to or lower than melting points of the metallic layer and the alloy composite. Consequently a heat dissipation substrate is obtained which has a coefficient of linear expansion of 6.5 ppm/K or higher and 15 ppm/K or lower as well as a degree of thermal conductivity of 420 W/m·K or higher, the substrate having a metallic layer with few defects in its surface layer and thereby allowing for a Ni-based plating on which the void percentage in the solder joint will be 5% or lower.
    Type: Application
    Filed: October 8, 2015
    Publication date: November 17, 2016
    Applicant: SUPERUFO291 TEC
    Inventor: Akira FUKUI
  • Publication number: 20160336254
    Abstract: The present disclosure relates to a substrate with an embedded sintered heat spreader and a process for making the same. According to an exemplary process, at least one cavity is created through the substrate. Sinterable paste including metal particulates and binder material is then dispensed into the at least one cavity. Next, the sinterable paste is sintered to create a sintered heat spreader, which is characterized by high thermal conductivity. The sintered heat spreader adheres to the inside walls of the at least one cavity, enhancing the overall thermal conductivity of the substrate.
    Type: Application
    Filed: November 10, 2015
    Publication date: November 17, 2016
    Inventor: Tarak A. Railkar
  • Publication number: 20160336255
    Abstract: A radiofrequency high-output device includes: a base plate having a mount portion and a flange portion; a frame joined to an upper surface of the mount portion; and a semiconductor chip mounted on the upper surface of the mount portion in the frame, wherein a cut or an aperture in which a screw is inserted to fix the base plate is provided in the flange portion, and a groove is provided between the mount portion and the flange portion of the base plate.
    Type: Application
    Filed: February 16, 2016
    Publication date: November 17, 2016
    Applicant: Mitsubishi Electric Corporation
    Inventors: Katsumi MIYAWAKI, Tatsuto NISHIHARA
  • Publication number: 20160336256
    Abstract: A circuit includes a conductive clip coupled to at least one component in the circuit. At least one lead portion is located on an end of the clip. The circuit further includes a first lead frame having at least one opening sized to receive the at least one lead portion. The at least one lead portion is received in the at least one opening and the at least one lead portion is an external conductor of the circuit.
    Type: Application
    Filed: May 11, 2015
    Publication date: November 17, 2016
    Inventors: Makoto Shibuya, Makoto Yoshino
  • Publication number: 20160336257
    Abstract: A semiconductor package comprise a downset has a first end coupled to a connection portion and a second opposite end electrically coupled to a lead of a lead frame; and an adhesion layer disposed between the lead and the second end of the downset to allow adhesion therebeween; wheiren the downset is bent in a non-right angle at the first end thereof such that a bottom face of the second end of the downset is tilted toward a top face of the lead and thus a first side of both sides of the bottom face is closer to the top face of the lead than a second side opposite the first side, wherein a first trap region is defined between a side face of the second end at the first side and the top face of the lead to trap therein an adhesion material of the adhesion layer, wherein a second trap region is defined between the bottom face of the second end and the top face of the lead to trap therein an adhesion material of the adhesion layer.
    Type: Application
    Filed: September 9, 2015
    Publication date: November 17, 2016
    Inventor: Yun Hwa CHOI
  • Publication number: 20160336258
    Abstract: Embodiments of the present disclosure describe techniques and configurations for package assembly including an embedded element and a molded insulator material. In some embodiments, an apparatus includes an electrical element (such as a die or a bridge interconnect structure) positioned on a surface of an insulator layer, a conductive pad positioned on the surface of the insulator layer and spaced apart from the electrical element, and a molded insulator material disposed on the surface of the insulator layer adjacent to the electrical element and on the conductive pad. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Inventor: Yueli Liu
  • Publication number: 20160336259
    Abstract: An interposer is provided. The interposer includes a silicon substrate layer, a glass substrate layer, and at least one through interposer via. The silicon substrate layer is formed on top of the glass substrate layer. The interposer may also be known as a hybrid interposer because it includes two different types of substrate layers forming one interposer. The through interposer via is formed to go through the silicon substrate layer and the glass substrate layer. The interposer may be used for forming an integrated circuit package. The integrated circuit package includes multiple integrated circuits that are mounted on the interposer.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventor: Minghao Shen
  • Publication number: 20160336260
    Abstract: A semiconductor device includes a base including a substrate and a first insulating layer formed thereon. The base has a first surface and a second surface that is opposite to the first surface, and has an opening that passes through from the first surface to the second surface. A first width of the opening at the first surface is greater than a second width of the opening at the second surface. An electrode formed on the second surface of the base and covers the opening. A metal layer fills the opening and is electrically connected to the electrode.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Applicant: ROHM CO., LTD.
    Inventor: Toshiro MITSUHASHI
  • Publication number: 20160336261
    Abstract: A printed wiring board includes a resin insulating layer, a wiring conductor layer embedded in the insulating layer such that the conductor layer has a first surface exposed on a first surface side of the insulating layer, and a conductor post formed on a second surface of the conductor layer on the opposite side with respect to the first surface such that the conductor post has a side surface covered by the insulating layer. The conductor post has an end surface on the opposite with respect to the conductor layer such that the end surface of the conductor post is exposed on a second surface side of the insulating layer, and the conductor post has an end portion on a wiring conductor layer side such that the side surface in the end portion is a curved side surface which is bending outward increasingly toward from the conductor layer.
    Type: Application
    Filed: January 11, 2016
    Publication date: November 17, 2016
    Applicant: IBIDEN CO., LTD.
    Inventors: Toshiki FURUTANI, Shunsuke SAKAI, Yasushi INAGAKI
  • Publication number: 20160336262
    Abstract: The present invention is to provide a microstructure capable of improving the withstand voltage of an insulating substrate while securing fine conductive paths, a multilayer wiring board, a semiconductor package, and a microstructure manufacturing method. The microstructure of the present invention has an insulating substrate having a plurality of through holes, and conductive paths consisting of a conductive material containing metal filling the plurality of through holes, in which an average opening diameter of the plurality of through holes is 5 nm to 500 nm, an average value of the shortest distances connecting the through holes adjacent to each other is 10 nm to 300 nm, and a moisture content is 0.005% or less with respect to the total mass of the microstructure.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Applicant: FUJIFILM Corporation
    Inventor: Kosuke YAMASHITA
  • Publication number: 20160336263
    Abstract: Digital data system disposed on a substrate includes a digital data device and at least one digital data interconnect disposed on the substrate. The digital data interconnect is comprised of a plurality of material layers stacked to form a three-dimensional structure. The material layers form a conductive shield, a plurality of straps which are periodically spaced along an interior length of the shield, and a core which includes one or more conductors. The conductors extends along the length of the tubular form parallel to the opposing walls and are suspended on the straps, separated from the conductive shield by an air gap. First and second conductors of the core can facilitate a differential signaling mode.
    Type: Application
    Filed: May 12, 2015
    Publication date: November 17, 2016
    Inventors: Lawrence W. Shacklette, Michael R. Weatherspoon, Joshua P. Bruckmeyer, Arthur Wilson
  • Publication number: 20160336264
    Abstract: A methodology enabling filling of high aspect ratio cavities, with no voids or gaps, in an IC device and the resulting device are disclosed. Embodiments include providing active area and/or gate contacts in a first ILD; forming selective protective caps on upper surfaces of the contacts; forming a second ILD on upper surfaces of the protective caps and on an upper surface of the first ILD; forming a hard-mask stack on the second ILD; forming, in the second ILD and hard-mask stack, cavities exposing one or more protective caps; removing selective layers in the stack to decrease depths of the cavities; and filling the cavities with a metal layer, wherein the metal layer in one or more cavities connects to an upper surface of the one or more exposed protective caps.
    Type: Application
    Filed: May 13, 2015
    Publication date: November 17, 2016
    Inventors: Jonathan Lee RULLAN, Sunil Kumar SINGH
  • Publication number: 20160336265
    Abstract: A semiconductor device is disclosed. The semiconductor device includes: a substrate having a die region and a scribe line region defined thereon; and a bonding pad on the die region of the substrate and overlapping the scribe line region.
    Type: Application
    Filed: July 2, 2015
    Publication date: November 17, 2016
    Inventor: Jian-Bin Shiu
  • Publication number: 20160336266
    Abstract: Embodiments of present invention provide a method of forming a semiconductor structure. The method includes forming a semiconductor structure having a first metal layer and a plurality of dielectric layers on top of the first metal layer; creating one or more openings through the plurality of dielectric layers to expose the first metal layer underneath the plurality of dielectric layers; causing the one or more openings to expand downward into the first metal layer and expand horizontally into areas underneath the plurality of dielectric layers; applying a layer of lining material in lining sidewalls of the one or more openings inside the plurality of dielectric layers; and filling the expanded one or more openings with a conductive material.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventors: Rosa A. Orozco-Teran, Ravikumar Ramachandran, John A. Fitzsimmons, David L. Rath
  • Publication number: 20160336267
    Abstract: A semiconductor device may include pillars and a plurality of conductive layers being stacked while surrounding the pillars and including a plurality of first regions including non-conductive material layers and a plurality of second regions including conductive material layers, wherein the first regions and the second regions are alternately arranged.
    Type: Application
    Filed: August 1, 2016
    Publication date: November 17, 2016
    Inventors: Ki Hong LEE, Seung Ho PYI, Jin Ho BIN
  • Publication number: 20160336268
    Abstract: A power semiconductor device includes a first polarity-side semiconductor element whose first principal electrode is in contact with a first polarity-side surface electrode on an insulator plate; a second polarity-side semiconductor element whose first principal electrode is in contact with an intermediate surface electrode on the insulator plate; an intermediate conductor connecting the intermediate surface electrode with a second principal electrode of the first polarity-side semiconductor element; a heatsink being in contact with the insulator plate; a sealing resin sealing the first polarity-side semiconductor element, the second polarity-side semiconductor element, the insulator plate, and the intermediate conductor; a second polarity-side terminal of plate-type connected with a second principal electrode of the second polarity-side semiconductor element and extending externally from the scaling resin; and an adjusting electrode mounted and connected to the heatsink so as to have a surface facing the sec
    Type: Application
    Filed: December 1, 2014
    Publication date: November 17, 2016
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Mamoru KAMIKURA, Keita TAKAHASHI, Nobuyuki HARUNA
  • Publication number: 20160336269
    Abstract: A semiconductor process includes the following steps. A dielectric layer having a recess is formed on a substrate. A barrier layer is formed to cover the recess, thereby the barrier layer having two sidewall parts. A conductive layer is formed on the barrier layer by an atomic layer deposition process, thereby the conductive layer having two sidewall parts. The two sidewall parts of the conductive layer are pulled down. A conductive material fills the recess and has a part contacting the two sidewall parts of the barrier layer protruding from the two sidewall parts of the conductive layer, wherein the equilibrium potential difference between the barrier layer and the conductive layer is different from the equilibrium potential difference between the barrier layer and the conductive material. Moreover, the present invention also provides a semiconductor structure formed by said semiconductor process.
    Type: Application
    Filed: May 12, 2015
    Publication date: November 17, 2016
    Inventors: Kun-Ju Li, Shu Min Huang, Kuo-Chin Hung, Po-Cheng Huang, Yu-Ting Li, Pei-Yu Lee, Min-Chuan Tsai, Chih-Hsun Lin, Wu-Sian Sie, Jen-Chieh Lin
  • Publication number: 20160336270
    Abstract: A semiconductor process for forming a plug includes the following steps. A dielectric layer having a recess is formed on a substrate. A titanium layer is formed to conformally cover the recess. A first titanium nitride layer is formed to conformally cover the titanium layer, thereby the first titanium nitride layer having first sidewall parts. The first sidewall parts of the first titanium nitride layer are pulled back, thereby second sidewall parts being formed. A second titanium nitride layer is formed to cover the recess. Moreover, a semiconductor structure formed by said semiconductor process is also provided.
    Type: Application
    Filed: May 12, 2015
    Publication date: November 17, 2016
    Inventors: Pin-Hong Chen, Kuo-Chih Lai, Chia Chang Hsu, Chun-Chieh Chiu, Li-Han Chen, Shu Min Huang, Min-Chuan Tsai, Hsin-Fu Huang, Chi-Mao Hsu
  • Publication number: 20160336271
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a structure comprising a first contact metal disposed on a source/drain contact of a substrate, and a second contact metal disposed on a top surface of the first contact metal, wherein the second contact metal is disposed within an ILD disposed on a top surface of a metal gate disposed on the substrate.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventors: Bernhard Sell, Oleg Golonzka
  • Publication number: 20160336272
    Abstract: A semiconductor device includes a semiconductor substrate having first and second terminals of one or more semiconductor devices, first and second barrier metal regions electrically connected to the first and second terminals, respectively, and first and second gold metallization structures electrically connected to the first and second terminals via the first and second barrier metal regions, respectively. The first and second gold metallization structures contain diffused copper atoms. Interfaces between the first and second barrier metals and the first and second gold metallization structures, respectively, are substantially devoid of metallic copper.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventor: Arno Zechmann
  • Publication number: 20160336273
    Abstract: A method for displaying a position of an alignment mark, an array substrate and a manufacturing method thereof are provided. The method for displaying the position of the alignment mark includes: forming an alignment mark on a surface of a base substrate; forming a first isolation layer covering the alignment mark; forming a via hole in the first isolation layer to expose the alignment mark; applying a first material in the via hole to form a first material pattern; and applying a second material on surfaces of the first material pattern and the first isolation layer to form a second material film, wherein the first material and the second material are configured to have different polarities, so that the second material cannot be attached to the first material pattern.
    Type: Application
    Filed: April 14, 2016
    Publication date: November 17, 2016
    Inventors: Binbin Cao, Yinhu Huang, Chengshao Yang
  • Publication number: 20160336274
    Abstract: A crack-stopping structure includes a semiconductor wafer comprising a plurality of dies defined by a plurality of scribe line regions, a plurality of metal patterns formed in the scribe line regions, and a plurality of groups of through silicon holes (TSHs) formed in the scribe line regions. The wafer further includes a front side and a back side, and the TSHs respectively include at least a bottom opening formed in the bottom side of the wafer. The groups of TSHs are formed between the metal patterns and the dies.
    Type: Application
    Filed: July 25, 2016
    Publication date: November 17, 2016
    Inventor: Kuang-Hui Tang
  • Publication number: 20160336275
    Abstract: A semiconductor package including a marking film and a method of fabricating the same are provided wherein a marking film including a thermoreactive layer may be applied to a molding layer to protect a semiconductor chip under the molding layer and to efficiently perform a marking process. The thickness of the molding layer may thereby be reduced so the entire thickness of the semiconductor package may be reduced. Also, it is possible to prevent warpage of the semiconductor package through the marking film, provide the surface of the semiconductor package with gloss and freely adjust the color of the surface of the semiconductor package.
    Type: Application
    Filed: July 29, 2016
    Publication date: November 17, 2016
    Inventor: Yeongseok Kim
  • Publication number: 20160336276
    Abstract: Semiconductor devices are described, along with methods and systems that include them. One such device includes a diffusion region in a semiconductor material, a terminal coupled to the diffusion region, and a field plate coupled to the terminal and extending from the terminal over the diffusion region to shield the diffusion region. Additional embodiments are also described.
    Type: Application
    Filed: July 25, 2016
    Publication date: November 17, 2016
    Inventors: Vladimir Mikhalev, Michael Smith, Henry J. Fulford, Puneet Sharma, Zia A. Shafi
  • Publication number: 20160336277
    Abstract: A semiconductor device includes a semiconductor substrate, an insulating film formed above the semiconductor substrate, a wiring having copper as a main component and formed above the insulating film, and a barrier metal film having a higher modulus of rigidity than copper and interposed between the insulating film and the wiring. The barrier metal film may have a lower thermal expansion coefficient than copper.
    Type: Application
    Filed: May 12, 2016
    Publication date: November 17, 2016
    Applicant: ROHM CO., LTD.
    Inventors: Satoshi KAGEYAMA, Bungo TANAKA
  • Publication number: 20160336278
    Abstract: Fabricating of radio-frequency (RF) devices involve providing a field-effect transistor (FET) formed over an oxide layer formed on a semiconductor substrate, removing at least part of the semiconductor substrate to expose at least a portion of a backside of the oxide layer, applying a sacrificial material to the backside of the oxide layer, applying an interface material to at least a portion of the backside of the oxide layer, the interface material at least partially covering the sacrificial material, and removing at least a portion of the sacrificial material to form a cavity at least partially covered by the interface layer.
    Type: Application
    Filed: May 13, 2016
    Publication date: November 17, 2016
    Inventors: David T. PETZOLD, David Scott WHITEFIELD
  • Publication number: 20160336279
    Abstract: Radio-frequency (RF) devices are fabricated by providing a field-effect transistor (FET) formed over an oxide layer, forming one or more electrical connections to the FET, forming one or more dielectric layers over at least a portion of the electrical connections, electrically coupling an electrical element to the FET via the one or more electrical connections, disposing a handle wafer layer on at least a portion of the one or more dielectric layers, the handle wafer layer being at least partially over the electrical element; and removing at least a portion of the handle wafer layer to form an opening exposing at least a portion of the electrical element.
    Type: Application
    Filed: May 13, 2016
    Publication date: November 17, 2016
    Inventors: Jerod F. MASON, Dylan Charles BARTLE, David Scott WHITEFIELD
  • Publication number: 20160336280
    Abstract: A method of forming a semiconductor package includes forming an interconnecting structure on an adhesive layer, wherein the adhesive layer is on a carrier. The method further includes placing a semiconductor die on a surface of the interconnecting structure. The method further includes placing a package structure on the surface of the interconnecting structure, wherein the semiconductor die fits in a space between the interconnecting structure and the package structure. The method further includes performing a reflow to bond the package structure to the interconnecting structure.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventors: Jing-Cheng Lin, Chin-Chuan Chang, Jui-Pin Hung
  • Publication number: 20160336281
    Abstract: The present disclosure provides a method for manufacturing a semiconductor package. The method includes (1) determining a die warpage value under a predetermined temperature range; (2) determining a difference between a density of a top metal and a density of a bottom metal of a substrate according to the die warpage value; and (3) joining the die and the substrate under the predetermined temperature range. The top metal includes all metal layers overlying a middle layer, and the bottom metal includes all metal layers underlying the middle layer. The middle layer includes a core or a metal layer.
    Type: Application
    Filed: July 29, 2016
    Publication date: November 17, 2016
    Inventors: GUAN-YU CHEN, YU-WEI LIN, TIN-HAO KUO, CHEN-SHIEN CHEN
  • Publication number: 20160336282
    Abstract: Embodiments include package structures having integrated waveguides to enable high data rate communication between package components. For example, a package structure includes a package substrate having an integrated waveguide, and first and second integrated circuit chips mounted to the package substrate. The first integrated circuit chip is coupled to the integrated waveguide using a first transmission line to waveguide transition, and the second integrated circuit chip is coupled to the integrated waveguide using a second transmission line to waveguide transition. The first and second integrated circuit chips are configured to communicate by transmitting signals using the integrated waveguide within the package carrier.
    Type: Application
    Filed: July 28, 2016
    Publication date: November 17, 2016
    Inventors: Bing Dang, Duixian Liu, Jean-Olivier Plouchart, Alberto Valdes-Garcia
  • Publication number: 20160336283
    Abstract: A semiconductor package includes: a semiconductor integrated circuit; an interlayer film disposed on the semiconductor integrated circuit; a rewiring layer disposed on the interlayer film; post electrodes disposed on the rewiring layer; a protective layer which is disposed on the interlayer film and covers the rewiring layer and the post electrodes; and a plurality of balls which is respectively disposed on the post electrodes and is connected to the rewiring layer, wherein balls existing on a wiring path of internal wirings connected to inner lands of a plurality of lands, which is arranged on a printed circuit board substrate to face the plurality of balls and is connectable to the plurality of balls, are non-connected to the rewiring layer.
    Type: Application
    Filed: July 28, 2016
    Publication date: November 17, 2016
    Inventor: Tsuguto MARUKO
  • Publication number: 20160336284
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes an electrically conductive layer disposed over a substrate. A moisture barrier layer is disposed over the substrate and between the substrate and the electrically conductive layer. A dielectric layer is disposed over the moisture barrier layer. The dielectric layer has an elastic modulus that is lower than an elastic modulus of the moisture barrier layer.
    Type: Application
    Filed: July 25, 2016
    Publication date: November 17, 2016
    Inventors: Jonathan Abrokwah, Forest Dixon, Thomas Dungan, Greg Halac, Rick Snyder
  • Publication number: 20160336285
    Abstract: A method for treating a chip packaging structure includes providing a chip packaging structure having at least a first electrical connect structure and a second electrical connect structure, and an insulation layer exposing portions of the first electrical connect structure and the second electrical connect structure; selecting a plasma gas based on materials of the first electrical connect structure and the second electrical connect structure and a type of process forming the first electrical connect structure and the second electrical connect structure, wherein metal cations are left on the insulation layer; performing a plasma treatment process using the selected plasma gas on the first electrical connect structure, the second electrical connect structure and the insulation layer, causing reaction of the metal cations to substantially convert the metal cations into electrically neutral materials; and removing the reacted metal cations from the insulation layer.
    Type: Application
    Filed: July 28, 2016
    Publication date: November 17, 2016
    Inventor: QIFENG WANG
  • Publication number: 20160336286
    Abstract: In some embodiments, to increase the height-to-pitch ratio of a solder connection that connects different structures with one or more solder balls, only a portion of a solder ball's surface is melted when the connection is formed on one structure and/or when the connection is being attached to another structure. In some embodiments, non-solder balls are joined by an intermediate solder ball (140i). A solder connection may be surrounded by a solder locking layer (1210) and may be recessed in a hole (1230) in that layer. Other features are also provided.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Applicant: Invensas Corporation
    Inventors: Rajesh KATKAR, Cyprian Emeka UZOH
  • Publication number: 20160336287
    Abstract: A semiconductor package structure includes a substrate, a semiconductor chip, and a solder material. The substrate includes an insulating layer, a conductive circuit layer, and a conductive bump. The conductive circuit layer is recessed from a top surface of the insulating layer. The conductive circuit layer includes a pad, and a side surface of the pad extends along a side surface of the insulating layer. The conductive bump is disposed on the pad. A side surface of the conductive bump, a top surface of the pad and the side surface of the insulating layer together define an accommodating space. A solder material electrically connects the conductive bump and the semiconductor chip. A portion of the solder material is disposed in the accommodating space.
    Type: Application
    Filed: July 28, 2016
    Publication date: November 17, 2016
    Inventors: Guo-Cheng LIAO, Chia-Ching CHEN, Yi-Chuan DING
  • Publication number: 20160336288
    Abstract: Disclosed is a semiconductor device suppressed in decrease of reliability. The semiconductor device comprises an electrode pad portion (2) formed on the upper surface of a semiconductor substrate (1), a passivation layer (3) so formed on the upper surface of the semiconductor substrate (1) as to overlap a part of the electrode pad portion (2) and having a first opening portion (3a) where the upper surface of the electrode pad portion (2) is exposed, a barrier metal layer (5) formed on the electrode pad portion (2), and a solder bump (6) formed on the barrier metal layer (5). The barrier metal layer (5) is formed such that an outer peripheral end (5b) lies within the first opening portion (3a) of the passivation layer (3) when viewed in plan.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventors: Tadahiro Morifuji, Shigeyuki Ueda
  • Publication number: 20160336289
    Abstract: In some embodiments, the present disclosure relates to an integrated chip having an inter-tier interconnecting structure having horizontal components, which is arranged within a semiconductor substrate and configured to electrically couple a first device tier to a second device tier. The integrated chip has a first device tier with a first semiconductor substrate. A first inter-tier interconnecting structure is disposed inside the first semiconductor substrate. The first inter-tier interconnecting structure has a first segment extending in a first direction and a second segment protruding outward from a sidewall of the first segment in a second direction substantially perpendicular to the first direction. A second device tier is electrically coupled to the first device tier by the first inter-tier interconnecting structure.
    Type: Application
    Filed: July 26, 2016
    Publication date: November 17, 2016
    Inventors: Hsiang-Jen Tseng, Wei-Yu Chen, Ting-Wei Chiang, Li-Chun Tien
  • Publication number: 20160336290
    Abstract: The present invention relates to an adhesive resin composition for bonding semiconductors, including: a (meth)acrylate-based resin including more than 17% by weight of (meth)acrylate-based repeating units containing epoxy-based functional groups; an epoxy resin having a softening point of more than 70° C; and a phenol resin having a softening point of more than 105° C, wherein the weight ratio of the (meth)acrylate-based resin is 0.48 to 0.65 relative to the total weight of the (meth)acrylate-based resin, the epoxy resin, and the phenol resin, an adhesive film for semiconductors obtained from the resin composition, a dicing die-bonding film including an adhesive layer that includes the adhesive film for semiconductors, a semiconductor wafer including the dicing die-bonding film, and a dicing method for the semiconductor wafer using the dicing die-bonding film.
    Type: Application
    Filed: November 17, 2015
    Publication date: November 17, 2016
    Applicant: LG CHEM, LTD.
    Inventors: Hee Jung KIM, Jung Hak KIM, Se Ra KIM, Kwang Joo LEE
  • Publication number: 20160336291
    Abstract: A semiconductor device manufacturing apparatus includes a stage, a head section facing the stage and configured to hold a semiconductor element, a driving section configured to drive one of the head section and the stage to move in a first direction intersecting the head section and the stage and apply a load to the other one of the stage and the head section, a load sensor configured to sense a load value of the applied load, and a controller configured to control the driving section to move one of the head section and the stage, and then separate the head section from the stage in accordance with a change in the load value.
    Type: Application
    Filed: March 4, 2016
    Publication date: November 17, 2016
    Inventor: Masayuki MIURA
  • Publication number: 20160336292
    Abstract: A method of bonding a die comprising solder bumps to a substrate comprising bond pads, the method comprising the steps of heating the die from a first temperature to a second temperature, wherein the first temperature is below the melting point of the solder bumps, and the second temperature is above the melting point of the solder bumps; moving the die relative to the substrate to a first height, whereat the solder bumps contact the bond pads; moving the die further away from the substrate to a second height, while maintaining contact between the solder bumps and bond pads; and thereafter cooling the die from the second temperature to a third temperature to allow the solder bumps to solidify so as to bond the die to the substrate.
    Type: Application
    Filed: May 11, 2015
    Publication date: November 17, 2016
    Inventors: Dewen TIAN, Yiu Ming CHEUNG, Ming LI
  • Publication number: 20160336293
    Abstract: Provided are a device packing facility and method using DEHT and a device processing apparatus utilizing the DEHT. The device packaging facility includes a mounting unit providing bis(2-ethylhexyl) terephthalate (DEHT) between first and second devices to attach the first and second devices to each other, a processing unit thermally processing the first and second devices that are attached to each other to remove the DEHT and fix the first and second devices to each other, and a transfer unit transferring the first and second devices that are attached to each other from the mounting unit to the processing unit.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Applicant: SEMIgear, Inc.
    Inventors: Jian ZHANG, Joshua Pinnolis, Shijian Luo
  • Publication number: 20160336294
    Abstract: Provided are a device packing facility and method using phthalate and a device processing apparatus utilizing the phthalate. The device packaging facility includes a mounting unit providing phthalate between first and second devices to attach the first and second devices to each other, a processing unit thermally processing the first and second devices that are attached to each other to remove the phthalate and fix the first and second devices to each other, and a transfer unit transferring the first and second devices that are attached to each other from the mounting unit to the processing unit.
    Type: Application
    Filed: July 28, 2016
    Publication date: November 17, 2016
    Applicant: SEMlgear, Inc.
    Inventors: Jian ZHANG, Joshua PINNOLIS, Shijian LUO
  • Publication number: 20160336295
    Abstract: A semiconductor package structure and a method for manufacturing the same are provided. The semiconductor package structure has a substrate and a die stack of n die(s), wherein n?1. The substrate has a first side, a second side and an opening extending from the first side to the second side. The die stack is disposed in the opening. The thickness of the substrate is substantially the same as the thickness of the die stack.
    Type: Application
    Filed: July 27, 2016
    Publication date: November 17, 2016
    Inventor: Chien-Li Kuo
  • Publication number: 20160336296
    Abstract: An electronic component package includes a frame containing a metal or ceramic based material and having a through-hole, an electronic component disposed in the through-hole, an insulating part at least covering upper portions of the frame and the electronic component, a bonding part at least partially disposed between the frame and the insulating part, and a redistribution part disposed at one side of the frame and the electronic component.
    Type: Application
    Filed: May 11, 2016
    Publication date: November 17, 2016
    Inventors: Sung Won JEONG, Young Gwan KO, Myung Sam KANG, Tae Hong MIN
  • Publication number: 20160336297
    Abstract: An integrated device die and package is disclosed. The integrated device die includes a unitary body. The unitary body can have an upper portion comprising one or more active components. The upper portion can have first and second opposing lateral sides defining at least a portion of a periphery of the upper portion such that an upper surface of the upper portion is disposed between upper edges of the first and second opposing lateral sides. The unitary body can also have a lower portion monolithically formed with the upper portion. The lower portion can comprise a pedestal extending downwardly from the upper portion. The pedestal can be laterally inset from lower edges of the first and second opposing lateral sides. The pedestal can include a distal end portion configured to couple to a carrier.
    Type: Application
    Filed: May 13, 2016
    Publication date: November 17, 2016
    Inventors: Thomas M. Goida, Xiaojie Xue
  • Publication number: 20160336298
    Abstract: A method for manufacturing a semiconductor package structure is provided. A semiconductor substrate comprising a conductive pad is provided, wherein the conductive pad is coupled with a circuitry of the semiconductor substrate. A patterned passivation layer exposing a portion of the conductive pad is formed. An uneven surface of the conductive pad is formed. A photoresist is formed on the semiconductor substrate. The photoresist is exposed under a light beam, wherein the light beam is scattered by the uneven surface. The photoresist is developed to form an opening in the photoresist so as to expose the conductive pad and form a plurality of cavities in the remaining photoresist. A conductive material is formed in the opening and the plurality of cavities.
    Type: Application
    Filed: July 15, 2016
    Publication date: November 17, 2016
    Inventors: HUA-WEI TSENG, SHANG-YUN TU, HSU-HSIEN CHEN, HAO-JUIN LIU, CHEN-SHIEN CHEN, MING HUNG TSENG, CHITA CHUANG