Three Or More Electrode Device Patents (Class 257/39)
  • Publication number: 20110233524
    Abstract: A carrier-mediated magnetic phase change spin transistor is disclosed. In general, the spin transistor includes a Dilute Magnetic Semiconductor (DMS) channel and a gate stack formed on the DMS channel. The gate stack includes a multiferroic gate dielectric on the DMS channel, and a gate contact on a surface of the multiferroic gate dielectric opposite the DMS channel. The multiferroic gate dielectric is formed of a multiferroic material that exhibits a cross-coupling between magnetic and electric orders (i.e., magnetoelectric coupling), which in one embodiment is BiFeO3 (BFO). As a result, the multiferroic material layer enables an electrically modulated magnetic exchange bias that enhances paramagnetic to ferromagnetic switching of the DMS channel. The DMS channel is formed of a DMS material, which in one embodiment is Manganese Germanium (MnGe). In one embodiment, the DMS channel is a nanoscale DMS channel.
    Type: Application
    Filed: March 25, 2011
    Publication date: September 29, 2011
    Applicant: THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
    Inventors: Kang-Lung Wang, Ajey Poovannummoottil Jacob, Faxian Xiu
  • Patent number: 8014431
    Abstract: A vertical cavity surface light emitting device (VCSLED) with multiple active layers includes at least one optical resonance unit comprising a highly-doped conduction region (1), an insulating layer (2), a negative electrode (3), confinement layers (4, 6), an active layer (5), and a positive electrode (7). The optical resonance units are stacked repetitively in a vertical thickness of half wavelength to constitute an optical resonant cavity. In the laser produced from the VCSLED with multiple active layers, the VCSLED is sandwiched by reflectors (104, 105) for emitting and receiving laser light. The laser utilizes the ability of photonic crystal to emit coherent light to improve its electro-optical conversion efficiency and eliminate the fabrication of Bragg reflectors.
    Type: Grant
    Filed: October 29, 2007
    Date of Patent: September 6, 2011
    Inventor: Yiquan Li
  • Patent number: 7960718
    Abstract: Fabrication of thin-film transistor devices on polymer substrate films that is low-temperature and fully compatible with polymer substrate materials. The process produces micron-sized gate length structures that can be fabricated using inkjet and other standard printing techniques. The process is based on microcrack technology developed for surface conduction emitter configurations for field emission devices.
    Type: Grant
    Filed: July 2, 2007
    Date of Patent: June 14, 2011
    Assignee: Applied Nanotech Holdings, Inc.
    Inventors: Richard Lee Fink, Zvi Yaniv
  • Patent number: 7956348
    Abstract: A quantum device comprises first conductive members and second conductive members confining carriers in the z direction and having two dimensional electron gas on the xy plane. Third conductive members generating an electric field having an effect on the first conductive members. An insulating member easily passing a tunnel current between the first conductive members and the second conductive members. Another insulating member hardly passing a tunnel current between the first conductive members and the third conductive members. An electric field generated by a potential applied to the third conductive members has an effect on the sub-band of the first conductive members.
    Type: Grant
    Filed: May 26, 2005
    Date of Patent: June 7, 2011
    Assignee: International Business Machines Corporation
    Inventor: Yasunao Katayama
  • Publication number: 20110121895
    Abstract: This invention concerns an electronic device for the control and readout of the electron or hole spin of a single dopant in silicon. The device comprises a silicon substrate in which there are one or more ohmic contact regions. An insulating region on top of the substrate. First and second barrier gates spaced apart to isolate a small region of charges to form an island of a Single Electron Transistor (SET). A third gate over-lying both the first and second barrier gates, but insulated from them, the third gate being able to generate a gate-induced charge layer (GICL) in the ESR line substrate beneath it. A fourth gate in close proximity to a single dopant donor gate atom, the dopant atom being encapsulated in the substrate outside the region of the GICL but close enough to allow spin-dependent charge tunnelling between the dopant atom and the SET island under the control of gate potentials, mainly the fourth gate.
    Type: Application
    Filed: February 11, 2009
    Publication date: May 26, 2011
    Inventors: Andrea Morello, Andrew Dzurak, Hans-Gregor Huebl, Robert Graham Clark, Laurens Henry Willems Van Beveren, Lloyd Christopher Leonard Hollenberg, David Normal Jamieson, Christopher Escott
  • Patent number: 7893426
    Abstract: A single-electron transistor (1) has an elongate conductive channel (2) and a side gate (3) formed in a 5 nm-thick layer (4) of Ga0.98Mn0.02As. The single-electron transistor (1) is operable, in a first mode, as a transistor and, in a second mode, as non-volatile memory.
    Type: Grant
    Filed: August 9, 2006
    Date of Patent: February 22, 2011
    Assignee: Hitachi Limited
    Inventors: Jörg Wunderlich, David Williams, Tomas Jungwirth, Andrew Irvine, Bryan Gallagher
  • Publication number: 20100258787
    Abstract: Provided is a field effect transistor including a graphene channel layer, and capable of increasing an on/off ratio of an operating current by using the graphene of the graphene channel layer. The field effect transistor includes: a substrate; the graphene channel layer which is disposed on a portion of the substrate and includes graphene; a first electrode disposed on a first region of the graphene channel layer and a portion of the substrate; an interlayer disposed on a second region of the graphene channel layer, which is apart from the first region, and a portion of the substrate; a second electrode disposed on the interlayer; a gate insulation layer disposed on a portion of the graphene channel layer, the first electrode, and the second electrode; and a gate electrode disposed on a portion of the gate insulation layer.
    Type: Application
    Filed: December 29, 2009
    Publication date: October 14, 2010
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Byung-Gyu CHAE, Hyun Tak KIM
  • Patent number: 7767997
    Abstract: A nonvolatile, sophisticated semiconductor device with a small surface area and a simple structure capable of switching connections between three or more electrodes. In a semiconductor device at least one of the electrodes contains atoms such as copper or silver in the solid electrolyte capable of easily moving within the solid electrolyte, and those electrodes face each other and applying a voltage switches the voltage on and off by generating or annihilating the conductive path between the electrodes. Moreover applying a voltage to a separate third electrode can annihilate the conductive path formed between two electrodes without applying a voltage to the two electrode joined by the conductive path.
    Type: Grant
    Filed: July 9, 2008
    Date of Patent: August 3, 2010
    Assignee: Hitachi, Ltd.
    Inventors: Yoshitaka Sasago, Motoyasu Terao, Norikatsu Takaura, Yoshihisa Fujisaki, Tomoyuki Kodama, Nobuyuki Arasawa
  • Patent number: 7750347
    Abstract: A semiconductor device includes a control circuit for carrying out gamma correction of a supplied signal, and a memory for storing data used in the gamma correction. The control circuit and the memory are constituted by TFTs, and are integrally formed on the same insulating substrate. A semiconductor display device includes a pixel region in which a plurality of TFTs are arranged in matrix; a driver for switching the plurality of TFTs; a picture signal supply source for supplying a picture signal; a control circuit for carrying out gamma correction of the picture signal; and a memory for storing data used in the gamma correction of the picture signal. The plurality of TFTs, the driver, the control circuit, and the memory are integrally formed on the same insulating substrate.
    Type: Grant
    Filed: October 19, 2006
    Date of Patent: July 6, 2010
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Jun Koyama
  • Publication number: 20100127243
    Abstract: A bi-layer pseudo-spin field-effect transistor (BiSFET) is disclosed. The BiSFET includes a first and second conduction layers separated by a tunnel dielectric. The BiSFET transistor also includes a first gate separated from the first conduction layer by an insulating dielectric layer, and a second gate separated from the second conduction layer by an insulating layer. These conduction layers may be composed of graphene. The voltages applied to the first and/or second gates can control the peak current and associated voltage value for current flow between top and bottom conduction channels, and interlayer current voltage characteristic exhibiting negative differential resistance. BiSFETs may be used to make a variety of logic gates. A clocked power supply scheme may be used to facilitate BiSFET-based logic.
    Type: Application
    Filed: November 24, 2009
    Publication date: May 27, 2010
    Applicant: The Board of Regents The University of Texas System
    Inventors: Sanjay K. Banerjee, Leonard Franklin Register, II, Allan MacDonald, Dharmendar Reddy Palle, Emmanuel Tutuc
  • Patent number: 7723727
    Abstract: Disclosed are a liquid crystal display and a substrate for the same. The substrate comprises first wires formed in one direction on the substrate; second wires intersecting and insulated from the first wires; pixel electrodes formed in pixel regions defined by the first wires and the second wires; and switching elements connected to the first wires, the second wires and the pixel electrodes, wherein an interval between two adjacent second wires has a predetermined dimension that repeatedly varies from one set of adjacent second wires to the next, and a side of the pixel electrodes adjacent to the second wires is shaped in a pattern identical to the second wires such that the pixel electrodes have a wide portion and a narrow portion.
    Type: Grant
    Filed: February 28, 2005
    Date of Patent: May 25, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jang-Kun Song
  • Publication number: 20090250689
    Abstract: A method comprises applying a first electric field pulse to a nanowire comprising a channel and a charge trapping region configured to control conductivity of the channel, the first electric field pulse having a first polarity and a relatively large magnitude of integral of electric field during the pulse and, thereafter, applying at least one further electric field pulse to the nanowire, each further electric pulse having a second, opposite polarity and each respective further electric field pulse having a relatively small magnitude of integral of electric field during the pulse.
    Type: Application
    Filed: April 4, 2008
    Publication date: October 8, 2009
    Inventor: Alan Colli
  • Patent number: 7598514
    Abstract: A quantum computer can only function stably if it can execute gates with extreme accuracy. “Topological protection” is a road to such accuracies. Quasi-particle interferometry is a tool for constructing topologically protected gates. Assuming the corrections of the Moore-Read Model for ?=5/2's FQHE (Nucl. Phys. B 360, 362 (1991)) we show how to manipulate the collective state of two e/4-charge anti-dots in order to switch said collective state from one carrying trivial SU(2) charge, |1>, to one carrying a fermionic SU(2) charge |?>. This is a NOT gate on the {|1>, |?>} qubit and is effected by braiding of an electrically charged quasi particle ? which carries an additional SU(2)-charge. Read-out is accomplished by ?-particle interferometry.
    Type: Grant
    Filed: May 28, 2008
    Date of Patent: October 6, 2009
    Assignee: Microsoft Corporation
    Inventors: Michael H. Freedman, Chetan V. Nayak, Sankar Das Sarma
  • Patent number: 7576355
    Abstract: Provided is an electronic device, a field effect transistor having the electronic device, and a method of manufacturing the electronic device and the field effect transistor. The electronic device includes: a substrate; a first electrode and a second electrode which are formed in parallel to each other on the substrate, each of the first electrode and the second electrode comprising two electrode pads separated from each other and a heating element that connect the two electrode pads; a catalyst metal layer formed on the heating element of the first electrode; and a carbon nanotube connected to the second electrode by horizontally growing from the catalyst metal layer; wherein the heating elements are separated from the substrate by etching the substrate under the heating elements of the first and the second electrodes.
    Type: Grant
    Filed: September 6, 2007
    Date of Patent: August 18, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-hee Choi, Andrei Zoulkarneev
  • Patent number: 7554149
    Abstract: Flash memory devices include pillar patterns formed between selected pairs of floating gates and control gate extensions that penetrate between selected pairs of floating gates are provided. Methods of fabricating the flash memory devices are also provided.
    Type: Grant
    Filed: November 28, 2005
    Date of Patent: June 30, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Dong-Chan Kim
  • Publication number: 20090057654
    Abstract: A spin FET of an aspect of the present invention includes source/drain regions, a channel region between the source/drain regions, and a gate electrode above the channel region. Each of the source/drain regions includes a stack structure which is comprised of a low work function material and a ferromagnet. The low work function material is a non-oxide which is comprised of one of Mg, K, Ca and Sc, or an alloy which includes the non-oxide of 50 at % or more.
    Type: Application
    Filed: August 25, 2008
    Publication date: March 5, 2009
    Inventors: Yoshiaki SAITO, Hideyuki Sugiyama, Tomoaki Inokuchi, Mizue Ishikawa
  • Patent number: 7449713
    Abstract: A semiconductor memory device includes a semiconductor substrate, a semiconductor layer, a source/drain layer, first and second insulating films, and first and second gate electrodes. The semiconductor layer of one conductivity type is formed on a principal surface of the semiconductor substrate. The source/drain layer is formed on the principal surface with being in contact with one end of the semiconductor layer, and has a conductivity type opposite to the one conductivity type. The first insulating film is formed on one side surface of the semiconductor layer. The second insulating film is formed on another side surface of the semiconductor layer. The first gate electrode is formed on the one side surface via the first insulating film. The second gate electrode is formed on the other side surface of the semiconductor layer via the second insulating film, and is opposed to the first gate electrode.
    Type: Grant
    Filed: October 6, 2005
    Date of Patent: November 11, 2008
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Mizuki Ono
  • Patent number: 7408235
    Abstract: A quantum coherent switch having a substrate formed from a density wave (DW) material capable of having a periodic electron density modulation or spin density modulation, a dielectric layer formed onto a surface of the substrate that is orthogonal to an intrinsic wave vector of the DW material; and structure for applying an external spatially periodic electrostatic potential over the dielectric layer.
    Type: Grant
    Filed: July 7, 2004
    Date of Patent: August 5, 2008
    Assignee: Los Alamos National Security, LLC
    Inventors: Neil Harrison, John Singleton, Albert Migliori
  • Publication number: 20080157062
    Abstract: A spin transistor 1 is a spin transistor 1 having a source S of a ferromagnetic material, a drain D of a ferromagnetic material, a semiconductor SM on which the source S and the drain D are disposed and which forms a Schottky contact with the source S, and a gate electrode GE disposed through a gate insulating layer GI on the semiconductor SM, wherein a tunnel barrier insulating layer TI constituting a tunnel barrier is interposed between the semiconductor SM and the drain D.
    Type: Application
    Filed: December 19, 2007
    Publication date: July 3, 2008
    Applicant: TDK CORPORATION
    Inventor: Takashi Asatani
  • Patent number: 7382001
    Abstract: A III-nitride switch includes a recessed gate contact to produce a nominally off, or an enhancement mode, device. By providing a recessed gate contact, a conduction channel formed at the interface of two III-nitride materials is interrupted when the gate electrode is inactive to prevent current flow in the device. The gate electrode can be a schottky contact or an insulated metal contact. Two gate electrodes can be provided to form a bi-directional switch with nominally off characteristics. The recesses formed with the gate electrode can have sloped sides. The gate electrodes can be formed in a number of geometries in conjunction with current carrying electrodes of the device.
    Type: Grant
    Filed: January 21, 2005
    Date of Patent: June 3, 2008
    Assignee: International Rectifier Corporation
    Inventor: Robert Beach
  • Patent number: 7351997
    Abstract: A photon receptor having a sensitivity threshold of a single photon is readily fabricated on a nanometric scale for compact and/or large-scale array devices. The fundamental receptor element is a quantum dot of a direct semiconductor, as for example in a semiconductor (such as GaAs) isolated from a parallel or adjacent gate electrodes by Nano-scale gap(s). Source and drain electrodes are separated from the photoelectric material by a smaller gap such that photoelectrons created when a photon impinges on the photoelectric material it will release a single electron under a bias (applied between the source and drain to the drain) to the drain electrode, rather than directly to the gate electrode. The drain electrode is connected to the gate electrode by a detection circuit configured to count each photoelectron that flows to the gate electrode.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: April 1, 2008
    Assignee: Physical Logic AG
    Inventor: Eran Ofek
  • Patent number: 7323711
    Abstract: A high-temperature superconductive device is disclosed, including a ramp-edge junction. The ramp-edge junction includes a first electrode layer (5) that defines the size of the ramp-edge junction and a second electrode layer (6). The width of the second electrode layer (6) is greater than the width of the first electrode layer (5). The first electrode layer (5) and the second electrode layer (6) touch in part, and are separated via a first insulation layer (7) in remaining part. Because the ramp-edge junction includes the first electrode layer (5) and the second electrode layer (6), the inductance of the ramp-edge junction can be reduced with the critical current density Jc being kept at a high level.
    Type: Grant
    Filed: July 27, 2004
    Date of Patent: January 29, 2008
    Assignees: FUJITSU Limited, International Superconductivity Technology Center, the Juridical Foundation
    Inventors: Hideo Suzuki, Masahiro Horibe, Keiichi Tanabe
  • Patent number: 7307275
    Abstract: The present invention involves a quantum computing structure, comprising: one or more logical qubits, which is encoded into a plurality of superconducting qubits; and each of the logical qubits comprises at least one operating qubit and at least one ancilla qubit. Also provided is a method of quantum computing, comprising: performing encoded quantum computing operations with logical qubits that are encoded into superconducting operating qubits and superconducting ancilla qubits. The present invention further involves a method of error correction for a quantum computing structure comprising: presenting a plurality of logical qubits, each of which comprises an operating physical qubit and an ancilla physical qubit, wherein the logical states of the plurality of logical qubits are formed from a tensor product of the states of the operating and ancilla qubits; and wherein the states of the ancilla physical qubits are suppressed; and applying strong pulses to the grouping of logical qubits.
    Type: Grant
    Filed: April 4, 2003
    Date of Patent: December 11, 2007
    Assignees: D-Wave Systems Inc., The University of Toronto
    Inventors: Daniel Lidar, Lian-Ao Wu, Alexandre Blais
  • Patent number: 7250648
    Abstract: Ferroelectric rare-earth manganese-titanium oxides and methods of their manufacture. The ferroelectric materials can provide nonvolatile data storage in rapid access memory devices.
    Type: Grant
    Filed: September 3, 2004
    Date of Patent: July 31, 2007
    Assignee: Intematix Corporation
    Inventors: Yi-Qun Li, Young Yoo, Qizhen Xue, Ning Wang, Daesig Kim
  • Patent number: 7250624
    Abstract: A quantum computer can only function stably if it can execute gates with extreme accuracy. “Topological protection” is a road to such accuracies. Quasi-particle interferometry is a tool for constructing topologically protected gates. Assuming the corrections of the Moore-Read Model for v= 5/2's FQHE (Nucl. Phys. B 360, 362 (1991)) we show how to manipulate the collective state of two e/4-charge anti-dots in order to switch said collective state from one carrying trivial SU(2) charge, |1>, to one carrying a fermionic SU(2) charge |?>. This is a NOT gate on the {|1>, |?>} qubit and is effected by braiding of an electrically charged quasi particle ? which carries an additional SU(2)-charge. Read-out is accomplished by ?-particle interferometry.
    Type: Grant
    Filed: September 23, 2005
    Date of Patent: July 31, 2007
    Assignee: Microsoft Corporation
    Inventors: Michael H. Freedman, Chetan V. Nayak
  • Patent number: 7208784
    Abstract: A single-electron transistor includes a projecting feature, such as a pyramid, that projects from a face of a substrate. A first electrode is provided on the substrate face that extends onto the projecting feature. A second electrode is provided on the substrate face that extends onto the projecting feature and that is spaced apart from the first electrode. Accordingly, the geometric configuration of the projecting feature can define the spacing between the first and second electrodes. At least one nanoparticle is provided on the projecting feature between the first and second electrodes.
    Type: Grant
    Filed: December 17, 2004
    Date of Patent: April 24, 2007
    Assignee: Quantum Logic Devices, Inc.
    Inventor: Louis C. Brousseau, III
  • Patent number: 7166858
    Abstract: The present invention provides a single-electron transistor device 100. The device comprises a source 105 and drain 110 located over a substrate 115 and a quantum island 120 situated between the source and drain, to form tunnel junctions 125, 130 between the source and drain. The device further includes a fixed-gate electrode 135 located adjacent the quantum island 120. The fixed-gate electrode has a capacitance associated therewith that varies as a function of an applied voltage to the fixed-gate electrode. The present invention also includes a method of fabricating a single-electron device 300, and a transistor circuit 800 that include a single-electron device 810.
    Type: Grant
    Filed: October 7, 2004
    Date of Patent: January 23, 2007
    Assignee: Texas Instruments Incorporated
    Inventor: Christoph Wasshuber
  • Patent number: 7157731
    Abstract: In a logic area, impurities are doped into the gate electrode and the source/drain diffusion regions of a MIS transistor. Thereafter in a memory cell area, word lines are patterned, source/drain regions are formed, and contact holes are formed. Side wall spacers of the MIS transistor in the logic area are made of silicon oxide. A semiconductor device of logic-memory can be manufactured by a reduced number of manufacture processes while the transistor characteristics are stabilized and the fine patterns in the memory cell are ensured.
    Type: Grant
    Filed: December 19, 2003
    Date of Patent: January 2, 2007
    Assignee: Fujitsu Limited
    Inventors: Toshio Taniguchi, Taiji Ema, Toru Anezaki
  • Patent number: 7151274
    Abstract: An organic electroluminescent device includes first and second substrates facing each other and spaced apart from each other, each of the first and second substrates having a first region and a second region in a periphery of the first region; an array element on an inner surface of the first substrate, the array element having a thin film transistor; an organic electroluminescent diode on an inner surface of the second substrate in the first region; a connection electrode between the first and second substrates in the first region, the connection electrode connecting the first and second substrates electrically; a spacer on an inner surface of the first substrate in the second region, the spacer having a thickness corresponding to a height of the connection electrode; an absorbent layer on an inner surface of the second substrate in the second region; and a seal pattern attaching the first and second substrates, the seal pattern outside of the absorbent layer, wherein first laminate layers including the orga
    Type: Grant
    Filed: June 28, 2004
    Date of Patent: December 19, 2006
    Assignee: LG.Philips LCD Co., Ltd.
    Inventor: Jae-Yong Park
  • Patent number: 7145170
    Abstract: A control quantum bit circuit and a target quantum bit circuit each have a quantum box electrode including a superconductor, a counter electrode coupled to the quantum box electrode through a tunnel barrier, and a gate electrode coupled to the quantum box electrode through a gate capacitor. The quantum box electrode of the control quantum bit circuit is coupled to the quantum box electrode of the target quantum bit circuit through a box-electrode coupling capacitor.
    Type: Grant
    Filed: August 4, 2004
    Date of Patent: December 5, 2006
    Assignees: NEC Corporation, Riken
    Inventors: Tsuyoshi Yamamoto, Yasunobu Nakamura, Jaw-Shen Tsai
  • Patent number: 7138651
    Abstract: A logic apparatus comprises a first single-electron device formed of a first conductive island, two first tunnel barriers with the first conductive island interposed, first and second electrodes, and a first charge storage region, and a second single-electron device formed of a second conductive island, second tunnel barriers with the second island interposed, third and fourth electrodes, and a second charge storage region, the first electrode of the first single-electron device being connected to the third electrode of the second single-electron device being connected to each other.
    Type: Grant
    Filed: July 20, 2004
    Date of Patent: November 21, 2006
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ken Uchida, Junji Koga, Ryuji Ohba
  • Patent number: 7135701
    Abstract: A method for computing using a quantum system comprising a plurality of superconducting qubits is provided. Quantum system can be in any one of at least two configurations including (i) an initialization Hamiltonian H0 and (ii) a problem Hamiltonian HP. The plurality of superconducting qubits are arranged with respect to one another, with a predetermined number of couplings between respective pairs of superconducting qubits in the plurality of qubits, such that the plurality of superconducting qubits, coupled by the predetermined number of couplings, collectively define a computational problem to be solved. In the method, quantum system is initialized to the initialization Hamiltonian HO. Quantum system is then adiabatically changed until it is described by the ground state of the problem Hamiltonian HP. The quantum state of quantum system is then readout thereby solving the computational problem to be solved.
    Type: Grant
    Filed: March 28, 2005
    Date of Patent: November 14, 2006
    Assignee: D-Wave Systems Inc.
    Inventors: Mohammad H. S. Amin, Miles F. H. Steininger
  • Patent number: 6979836
    Abstract: A superconducting structure that can operate, for example, as a qubit or a superconducting switch is presented. The structure includes a loop formed from two parts. A first part includes two superconducting materials separated by a junction. The junction can, for example, be a 45° grain boundary junction. The second part can couple the two superconducting materials across the junction. The second part includes a superconducting material coupled to each of the two superconducting materials of the first part through c-axis junctions. Further embodiments of the invention can be as a coherent unconventional superconducting switch, or a variable phase shift unconventional superconductor junction device.
    Type: Grant
    Filed: August 29, 2002
    Date of Patent: December 27, 2005
    Assignee: D-Wave Systems, Inc.
    Inventors: Alexandre M. Zagoskin, Alexander Ya. Tzalenchuk, Jeremy P. Hilton
  • Patent number: 6974971
    Abstract: A matrix array device, for example, an active matrix display device, image sensor, or the like, comprises a matrix circuit (12, 14, 16, 18) carried on a flexible substrate (20) which circuit includes an array of semiconductor devices (12), such as TFTs, occupying discrete areas. Selected regions of the substrate (20) away from the semiconductor devices (12) are formed as areas of weakness to encourage flexing of the substrate to occur preferentially at those regions upon bending of the device and so reduce the risk of damage to the semiconductor devices. The regions, for example, may comprise lines of weakness (50, 52) extending between the semiconductor devices and may be formed by localized thinning of the substrate or by treating the substrate material to modify its stiffness at predetermined areas.
    Type: Grant
    Filed: February 25, 2002
    Date of Patent: December 13, 2005
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Nigel D. Young
  • Patent number: 6943368
    Abstract: A method for quantum computing with a quantum system comprising a first energy level, a second energy level, and a third energy level. The first energy level and said second energy level are capable of being degenerate with respect to each other. In the method a signal is applied to the quantum system. The signal has an alternating amplitude at an associated frequency such that (i) the frequency of the signal correlates with an energy level separation between the first energy level and the third energy level or (ii) the frequency of the signal correlates with an energy level separation between the second energy level and the third energy level. The signal induces an oscillation in the state of the quantum system between the first energy level and the second energy level.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: September 13, 2005
    Assignee: D-Wave Systems, Inc.
    Inventors: Mohammad H. S. Amin, Anatoly Yu. Smirnov, Alexander Maassen van den Brink, Jeremy P. Hilton, Miles F. H. Steininger
  • Patent number: 6936841
    Abstract: A control system for an array of qubits is disclosed. The control system according to the present invention provides currents and voltages to qubits in the array of qubits in order to perform functions on the qubit. The functions that the control system can perform include read out, initialization, and entanglement. The state of a qubit can be determined by grounding the qubit, applying a current across the qubit, measuring the resulting potential drop across the qubit, and interpreting the potential drop as a state of the qubit. A qubit can be initialized by grounding the qubit and applying a current across the qubit in a selected direction for a time sufficient that the quantum state of the qubit can relax into the selected state. In some embodiments, the qubit can be initialized by grounding the qubit and applying a current across the qubit in a selected direction and then ramping the current to zero in order that the state of the qubit relaxes into the selected state.
    Type: Grant
    Filed: March 2, 2004
    Date of Patent: August 30, 2005
    Assignee: D-Wave Systems, Inc.
    Inventors: Mohammad H. S. Amin, Geordie Rose, Alexandre Zagoskin, Jeremy P. Hilton
  • Patent number: 6872645
    Abstract: Methods of positioning and orienting nanostructures, and particularly nanowires, on surfaces for subsequent use or integration. The methods utilize mask based processes alone or in combination with flow based alignment of the nanostructures to provide oriented and positioned nanostructures on surfaces. Also provided are populations of positioned and/or oriented nanostructures, devices that include populations of positioned and/or oriented nanostructures, systems for positioning and/or orienting nanostructures, and related devices, systems and methods.
    Type: Grant
    Filed: September 10, 2002
    Date of Patent: March 29, 2005
    Assignee: Nanosys, Inc.
    Inventors: Xiangfeng Duan, Hugh Daniels, Chunming Niu, Vijendra Sahi, James Hamilton, Linda T. Romano
  • Patent number: 6844571
    Abstract: The present invention is an inverted III-nitride light-emitting device (LED) with enhanced total light generating capability. A large area device has an n-electrode that interposes the p-electrode metallization to provide low series resistance. The p-electrode metallization is opaque, highly reflective, and provides excellent current spreading. The p-electrode at the peak emission wavelength of the LED active region absorbs less than 25% of incident light per pass. A submount may be used to provide electrical and thermal connection between the LED die and the package. The submount material may be Si to provide electronic functionality such as voltage-compliance limiting operation. The entire device, including the LED-submount interface, is designed for low thermal resistance to allow for high current density operation. Finally, the device may include a high-refractive-index (n>1.8) superstrate.
    Type: Grant
    Filed: February 7, 2002
    Date of Patent: January 18, 2005
    Assignee: Lumileds Lighting U.S., LLC
    Inventors: Michael R Krames, Daniel A. Steigerwald, Fred A. Kish, Jr., Pradeep Rajkomar, Jonathan J. Wierer, Jr., Tun S Tan
  • Patent number: 6833556
    Abstract: A transistor includes a semiconductor channel disposed nearby a gate and in an electrical path between a source and a drain, wherein the channel and at least one of the source or the drain are separated by an interface layer so as to form a channel-interface layer-source/drain junction in which a Fermi level of the semiconductor channel is depinned in a region near the junction and the junction has a specific contact resistance of less than approximately 1000 &OHgr;-&mgr;m2. The interface layer may include a passivating material such as a nitride, a fluoride, an oxide, an oxynitride, a hydride and/or an arsenide of the semiconductor of the channel. In some cases, the interface layer consists essentially of a monolayer configured to depin the Fermi level of the semiconductor of the channel, or an amount of passivation material sufficient to terminate all or a sufficient number of dangling bonds of the semiconductor channel to achieve chemical stability of the surface.
    Type: Grant
    Filed: January 14, 2003
    Date of Patent: December 21, 2004
    Assignee: Acorn Technologies, Inc.
    Inventors: Daniel E. Grupp, Daniel J. Connelly
  • Patent number: 6822255
    Abstract: A finger SQUID qubit device and method for performing quantum computation with said device is disclosed. A finger SQUID qubit device includes a superconducting loop and one or more superconducting fingers, wherein the fingers extend to the interior of said loop. Each finger has a mesoscopic island at the tip, separated from the rest of the finger by a Josephson junction. A system for performing quantum computation with the finger SQUID qubit device includes a mechanism for initializing, entangling, and reading out the qubits. The mechanism may involve passing a bias current across the leads of the superconducting loop and a mechanism for measuring a potential change across the leads of the superconducting loop. Furthermore, a control system includes a mechanism for addressing specific qubits in a quantum register of finger SQUID devices.
    Type: Grant
    Filed: January 23, 2003
    Date of Patent: November 23, 2004
    Assignee: D-Wave Systems, Inc.
    Inventors: Alexander Tzalenchuk, Zdravko Ivanov, Jeremy P. Hilton
  • Patent number: 6818914
    Abstract: A semiconductor quantum memory element is disclosed which can share the terminals easily among a plurality of memory elements and can pass a high current and which is strong against noise. In order to accomplish this a control electrode is formed so as to cover the entirety of thin film regions connecting low-resistance regions. As a result, the element can have a small size and can store information with high density. Thus, a highly integrated, low power consumption non-volatile memory device can be realized with reduced size. A method of forming a memory element is also disclosed including performing the following steps of forming a first insulating layer, a second insulating layer, a first conductive layer and a layer of amorphous silicon. The amorphous silicon layer is crystallized to a polycrystalline silicon film. Semiconductor drains are deposited to form charge trapping and storage regions.
    Type: Grant
    Filed: November 28, 2001
    Date of Patent: November 16, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Tomoyuki Ishii, Kazuo Yano, Koichi Seki, Toshiyuki Mine, Takashi Kobayashi
  • Patent number: 6812484
    Abstract: A finger SQUID qubit device and method for performing quantum computation with said device is disclosed. A finger SQUID qubit device includes a superconducting loop and one or more superconducting fingers, wherein the fingers extend to the interior of said loop. Each finger has a mesoscopic island at the tip, separated from the rest of the finger by a Josephson junction. A system for performing quantum computation with the finger SQUID qubit device includes a mechanism for initializing, entangling, and reading out the qubits. The mechanism may involve passing a bias current across the leads of the superconducting loop and a mechanism for measuring a potential change across the leads of the superconducting loop. Furthermore, a control system includes a mechanism for addressing specific qubits in a quantum register of finger SQUID devices.
    Type: Grant
    Filed: January 23, 2003
    Date of Patent: November 2, 2004
    Assignee: D-Wave Systems, Inc.
    Inventors: Alexander Tzalenchuk, Zdravko Ivanov, Jeremy P. Hilton
  • Patent number: 6787795
    Abstract: A logic apparatus having first and second single-electron devices connected serially or in parallel. Each of the single-electron devices includes a conductive island insulatively disposed between two tunnel barriers, which separate the conductive island from respective source/drain electrodes. A first charge storage region is insulatively disposed over and under the conductive island and a gate electrode, respectively. When charges are accumulated in the charge storage region, a Coulomb oscillation of the respective device is shifted by a half-period from the Coulomb oscillation that results when no charge has accumulated therein.
    Type: Grant
    Filed: November 23, 2001
    Date of Patent: September 7, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ken Uchida, Junji Koga, Ryuji Ohba
  • Patent number: 6777808
    Abstract: The self inductance associated with a capacitance A52 in a superconductor integrated circuit (FIG. 1) is reduced by adding a layer of superconductor metal (A54) overlying the capacitor, effectively producing a negative inductance to counteract the self-inductance of the capacitor leads, thereby reducing inductance of the circuit. As a result it possible to transfer a single flux quantum (“SFQ”) pulse through the capacitor. Capacitors (19 and 25 FIG. 5) of the foregoing type are incorporated in superconductor integrated circuit SFQ transmission lines (FIG. 5) to permit SQUID-to-SQUID transfer of SFQ pulses, while maintaining the circuit grounds of the respective SQUIDs in DC isolation. Bias current (10) may be supplied to multiple SQUIDs (1 & 3, 7 & 9 FIG. 5) serially, reducing the supply current required previously for operation of multiple SQUIDs.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: August 17, 2004
    Assignee: Northrop Grumman Corporation
    Inventors: Quentin P. Herr, Lynn A. Abelson, George L. Kerber
  • Patent number: 6774411
    Abstract: According to a disclosed embodiment, a base region is grown on a transistor region. A dielectric layer is next deposited over the base region. The dielectric layer can comprise, for example, silicon dioxide, silicon nitride, or a suitable low-k dielectric. Subsequently, an opening is fabricated in the dielectric layer, and an emitter layer is formed on top of the dielectric layer and in the opening. Thereafter, an anisotropic polymerizing etch chemistry is utilized to etch the emitter layer down to a first depth, forming an emitter region in the opening. Next, a non-polymerizing etch chemistry having isotropic components is used to create a notch in the dielectric layer below the emitter region. The formation of the notch reduces the overlap area of a capacitor that forms between the emitter region and the base region, which translates to a lower level of emitter to base capacitance.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: August 10, 2004
    Assignee: Newport Fab, LLC
    Inventor: Klaus F. Schuegraf
  • Publication number: 20040113144
    Abstract: A single-electron transistor includes a projecting feature, such as a pyramid, that projects from a face of a substrate. A first electrode is provided on the substrate face that extends onto the projecting feature. A second electrode is provided on the substrate face that extends onto the projecting feature and that is spaced apart from the first electrode. At least one nanoparticle is provided on the projecting feature between the first and second electrodes. Accordingly, the geometric configuration of the projecting feature can define the spacing between the first and second electrodes.
    Type: Application
    Filed: October 7, 2003
    Publication date: June 17, 2004
    Inventor: Louis C. Brousseau
  • Patent number: 6710368
    Abstract: A quantum tunneling transistor which provides two switching inputs, for example source and drain as with a conventional FET, and a control input which, in one embodiment, performs much like the gate input of a conventional FET. In one embodiment, charge pump circuitry is integrated onto the semiconductor substrate material of the transistor to provide a plurality of switching voltages to the transistor. The circuitry is configured such that switching of the transistor is controlled by a single, high impedance input, thus allowing the use of the quantum tunneling transistor in existing applications.
    Type: Grant
    Filed: August 26, 2002
    Date of Patent: March 23, 2004
    Inventors: Ken Scott Fisher, Kevin Cotton Baxter
  • Publication number: 20040000666
    Abstract: The present invention involves a quantum computing structure, comprising: one or more logical qubits, which is encoded into a plurality of superconducting qubits; and each of the logical qubits comprises at least one operating qubit and at least one ancilla qubit. Also provided is a method of quantum computing, comprising: performing encoded quantum computing operations with logical qubits that are encoded into superconducting operating qubits and superconducting ancilla qubits. The present invention further involves a method of error correction for a quantum computing structure comprising: presenting a plurality of logical qubits, each of which comprises an operating physical qubit and an ancilla physical qubit, wherein the logical states of the plurality of logical qubits are formed from a tensor product of the states of the operating and ancilla qubits; and wherein the states of the ancilla physical qubits are suppressed; and applying strong pulses to the grouping of logical qubits.
    Type: Application
    Filed: April 4, 2003
    Publication date: January 1, 2004
    Inventors: Daniel Lidar, Lian-Ao Wu, Alexandre Blais
  • Patent number: 6653653
    Abstract: A single-electron transistor includes a projecting feature, such as a pyramid, that projects from a face of a substrate. A first electrode is provided on the substrate face that extends onto the projecting feature. A second electrode is provided on the substrate face that extends onto the projecting feature and that is spaced apart from the first electrode. At least one nanoparticle is provided on the projecting feature between the first and second electrodes. Accordingly, the geometric configuration of the projecting feature can define the spacing between the first and second electrodes.
    Type: Grant
    Filed: July 13, 2001
    Date of Patent: November 25, 2003
    Assignee: Quantum Logic Devices, Inc.
    Inventor: Louis C. Brousseau, III
  • Patent number: 6614047
    Abstract: A finger SQUID qubit device and method for performing quantum computation with said device is disclosed. A finger SQUID qubit device includes a superconducting loop and one or more superconducting fingers, wherein the fingers extend to the interior of said loop. Each finger has a mesoscopic island at the tip, separated from the rest of the finger by a Josephson junction. A system for performing quantum computation with the finger SQUID qubit device includes a mechanism for initializing, entangling, and reading out the qubits. The mechanism may involve passing a bias current across the leads of the superconducting loop and a mechanism for measuring a potential change across the leads of the superconducting loop. Furthermore, a control system includes a mechanism for addressing specific qubits in a quantum register of finger SQUID devices.
    Type: Grant
    Filed: December 17, 2001
    Date of Patent: September 2, 2003
    Assignee: D-Wave Systems, Inc.
    Inventors: Alexander Tzalenchuk, Zdravko Ivanov, Jeremy P. Hilton