Mesa Structure (e.g., Including Undercut Or Stepped Mesa Configuration Or Having Constant Slope Taper) Patents (Class 257/623)
  • Patent number: 6818952
    Abstract: A multi-mesa FET structure with doped sidewalls for source/drain regions and methods for forming the same are disclosed. The exposure of the source and drain sidewalls during the manufacture enables uniform doping of the entire sidewalls especially when geometry-independent doping methods, such as gas phase doping or plasma doping, is used. The resulting device has depth independent and precisely controlled threshold voltage and current density and can have very high current per unit area of silicon as the mesas can be very high compared with mesas that could be formed in prior arts. Methods of providing multi-mesa FET structures are provided which employ either a damascene gate process or a damascene replacement gate process instead of conventional subtractive etching methods.
    Type: Grant
    Filed: October 1, 2002
    Date of Patent: November 16, 2004
    Assignee: International Business Machines Corporation
    Inventors: Toshiharu Furukawa, Jack A. Mandelman, Byeongju Park
  • Publication number: 20040188807
    Abstract: A sequential mesa type avalanche photodiode (APD) comprises a semiconductor substrate and a sequential mesa portion formed on the substrate. In the sequential mesa portion, a plurality of semiconductor layers, including a light absorbing layer and a multiplying layer, are laminated by epitaxial growth. In the plurality of semiconductor layers, a pair of semiconductor layers forming a pn junction is included. The carrier density of a semiconductor layer which is near to the substrate among the pair of semiconductor layers is larger than the carrier density of a semiconductor layer which is far from the substrate among the pair of semiconductor layers. In the APD, light-receiving current based on movement of electrons and positive holes generated in the sequential mesa portion when light is incident from the substrate toward the light absorbing layer is larger at a central portion than at a peripheral portion of the sequential mesa portion.
    Type: Application
    Filed: January 30, 2004
    Publication date: September 30, 2004
    Applicant: ANRITSU CORPORATION
    Inventors: Jun Hiraoka, Kazuo Mizuno, Yuichi Sasaki
  • Patent number: 6797981
    Abstract: A test wafer is provided, in particular for use in monitoring inspection installations for semiconductor fabrication that are based on the analysis of scattered or reflected radiation. The test wafer is subdivided into a multiplicity of regularly disposed chip fields. The test wafer is characterized in that the test wafer has at least a first type of structures, which are disposed chip-field-periodically, and at least a second type of structures, which are disposed non-chip-field-periodically at predetermined locations on the test wafer.
    Type: Grant
    Filed: October 10, 2002
    Date of Patent: September 28, 2004
    Assignee: Infineon Technologies AG
    Inventor: Michael Schmidt
  • Publication number: 20040183161
    Abstract: A microelectronic device fabricating method includes providing a substrate having a mean global outer surface extending along a plane. A first portion is formed over the substrate comprising a straight linear segment which is angled from the plane and forming a second portion over the substrate comprising a straight linear segment which is angled from the plane at a different angle than the first portion. A layer of structural material is formed over the first and second portions. The structural material layer is anisotropically etched and a first device feature is ultimately left over the first portion having a first base width and a second device feature is ultimately left over the second portion having a second base width which is different from the first base width. Integrated circuitry includes a substrate having a mean global outer surface extending along a plane.
    Type: Application
    Filed: January 27, 2004
    Publication date: September 23, 2004
    Inventor: Alan R. Reinberg
  • Publication number: 20040159911
    Abstract: A transistor and method for making the same are disclosed. The transistor is constructed from a collector layer, a base layer, and an emitter layer in a stacked arrangement. The emitter layer is etched to form a mesa on an etched surface, the mesa having a top surface that includes a portion of the emitter layer and an emitter contact and sides joining the top surface with the etched surface. First and second protective layers are then deposited over the emitter contact and etched surface and the portions of these layers that overlie the etched surface are removed. The first protective layer is then preferentially etched thereby undercutting a portion of the first protective layer on the sides of the mesa and creating an overhanging portion of the second protective layer that is utilized to align the deposition of the base contacts.
    Type: Application
    Filed: February 13, 2003
    Publication date: August 19, 2004
    Inventor: Gilbert K. Essilfie
  • Patent number: 6774006
    Abstract: A microelectronic device fabricating method includes providing a substrate having a mean global outer surface extending along a plane. A first portion is formed over the substrate comprising a straight linear segment which is angled from the plane and forming a second portion over the substrate comprising a straight linear segment which is angled from the plane at a different angle than the first portion. A layer of structural material is formed over the first and second portions. The structural material layer is anisotropically etched and a first device feature is ultimately left over the first portion having a first base width and a second device feature is ultimately left over the second portion having a second base width which is different from the first base width. Integrated circuitry includes a substrate having a mean global outer surface extending along a plane.
    Type: Grant
    Filed: December 18, 2002
    Date of Patent: August 10, 2004
    Assignee: Micron Technology, Inc.
    Inventor: Alan R. Reinberg
  • Publication number: 20040150071
    Abstract: A semiconductor device has a fin-type transistor formed in a projecting semiconductor region. The projecting semiconductor region is formed on a major surface of a semiconductor substrate of a first conductivity type. A gate electrode of the fin-type transistor is formed on at least opposed side surfaces of the projecting semiconductor region, with a gate insulating film interposed. Source and drain regions are formed in the projecting semiconductor region such that the source and drain regions sandwich the gate electrode. A channel region of the first conductivity type is formed in the projecting semiconductor region between the source and drain regions.
    Type: Application
    Filed: December 23, 2003
    Publication date: August 5, 2004
    Inventors: Masaki Kondo, Ryota Katsumata
  • Publication number: 20040130003
    Abstract: A circuitized substrate and a method of making the circuitized substrate is provided. The circuitized substrate includes a substrate having a substantially planar upper surface and a conductive layer positioned on the substantially planar upper surface. The conductive layer includes at least one side wall therein, defining an opening in the conductive layer. The conductive layer includes an end portion spaced from the opening, the end portion forming an acute angle with the substantially planar upper surface of the substrate. The at least one side wall is substantially perpendicular to the substantially planar upper surface of the substrate.
    Type: Application
    Filed: December 16, 2003
    Publication date: July 8, 2004
    Applicant: International Business Machines Corporation
    Inventors: Frank D. Egitto, Kevin T. Knadle, Andrew M. Seman
  • Patent number: 6753563
    Abstract: In one aspect of the invention, a method for forming an integrated circuit having an at least substantially doped porous dielectric includes forming a semiconductor device. The semiconductor device includes at least a portion of a semiconductor substrate. The method also includes forming a dielectric layer disposed outwardly from the semiconductor substrate and surrounding at least a portion of the semiconductor device. The dielectric layer includes an at least substantially porous dielectric material doped with at least one dopant. In addition, the method includes forming a contact layer disposed outwardly from the dielectric layer and operable to provide electrical connection to the semiconductor device.
    Type: Grant
    Filed: November 1, 2001
    Date of Patent: June 22, 2004
    Assignee: Texas Instruments Incorporated
    Inventor: Robert H. Havemann
  • Patent number: 6730936
    Abstract: A light-emitting diode array comprising a conductive layer formed on a substrate, a plurality of separate light-emitting parts formed on the conductive layer, a first electrode formed on at least part of a top surface of each light-emitting part, and a second electrode formed on the conductive layer near the light-emitting part, the second electrode being a common electrode for operating a plurality of the light-emitting parts, and regions of the conductive layer between the adjacent light-emitting parts being removed.
    Type: Grant
    Filed: January 8, 2003
    Date of Patent: May 4, 2004
    Assignee: Hitachi, Ltd.
    Inventor: Tomihisa Yukimoto
  • Patent number: 6730939
    Abstract: A radiation-emitting semiconductor device with a multilayer structure comprising a radiation-emitting active layer, with electrical contacts for impressing a current in the multilayer structure and with a radiotransparent window layer. The window layer is arranged exclusively on the side of the multilayer structure facing away from a main direction of radiation of the semiconductor device and has at least one side wall that includes a first side wall portion which extends obliquely, concavely or in a stepwise manner toward a central axis of the semiconductor device lying perpendicular to the multilayer sequence. In its subsequent extension toward the back side, viewed from the multilayer structure, the side wall changes over into a second side wall portion that extends perpendicularly to the multilayer structure, that is, parallel to the central axis, and the portion of the window layer encompassing the second side wall portion forms a mounting pedestal for the semiconductor device.
    Type: Grant
    Filed: February 12, 2001
    Date of Patent: May 4, 2004
    Assignee: Osram Opto Semiconductors GmbH
    Inventors: Dominik Eisert, Volker Haerle, Frank Kuehn, Manfred Mundbrod-Vangerow, Uwe Strauss, Ulrich Zehnder
  • Patent number: 6730990
    Abstract: A mountable microstructure is provided for mounting with high positional accuracy a compound semiconductor element such as a surface emitting laser element engaged under gravity in concavities on an upper surface of a substrate. A surface emitting laser element 2 is formed on an upper surface of a Si block 1 formed at high accuracy in the same shape as concavities on the upper surface of a substrate by Si anisotropic etching. In the case of a surface emitting laser, since problems such as lattice mismatch occur when an epitaxial layer is grown on the Si substrate, the epitaxial layer 14 is grown on for example a GaAs substrate 11, and this is inverted to bond onto an Si substrate 17. Then after forming the surface emitting laser element 2, the Si block is shaped and divided up by anisotropic etching.
    Type: Grant
    Filed: June 29, 2001
    Date of Patent: May 4, 2004
    Assignee: Seiko Epson Corporation
    Inventors: Takayuki Kondo, Tatsuya Shimoda
  • Publication number: 20040075160
    Abstract: A semiconductor device includes a heavily doped first layer of a first conductivity type having a bulk portion and a mesa portion disposed above the bulk portion. A second layer of a second conductivity type is deposited on the mesa portion of the first layer to form a p-n junction therewith. The second layer is more lightly doped than the first layer. A contact layer of the second conductivity type is formed on the second layer. First and second electrodes electrically contact the bulk portion of the first layer and the contact layer, respectively.
    Type: Application
    Filed: October 18, 2002
    Publication date: April 22, 2004
    Inventors: Jack Eng, John Naughton, Lawrence Laterza, James Hayes, Jean-Michel Guillot
  • Publication number: 20040075159
    Abstract: A nanoscopic tunnel is disclosed. The tunnel can be formed in or on a substrate, such as a semiconductor.
    Type: Application
    Filed: October 17, 2002
    Publication date: April 22, 2004
    Applicant: Nantero, Inc.
    Inventor: Bernhard Vogeli
  • Patent number: 6724068
    Abstract: An optical semiconductor device having a low threshold current and easiness of a single transverse mode oscillation is provided. The optical semiconductor device has a low device parasitic capacitance that allows a direct modulation at high speed. The optical semiconductor device comprises a first conduction type substrate, a stripe shaped active layer formed on the first conduction type substrate, a mesa shaped burying layer formed around the active layer and having a larger band gap than that of the active layer, and a groove that electrically isolates the burying layer, wherein the section of the burying layer is in an inverse trapezoid shape of which the upper base side is longer than the lower base side.
    Type: Grant
    Filed: March 21, 2002
    Date of Patent: April 20, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takayuki Matsuyama
  • Patent number: 6720619
    Abstract: The present disclosure provides a system and method for forming device on an insulator material. First, a semiconductor depletion material is formed with a predetermined height and width overlying a predetermined portion of the substrate to from an active region. An isolation material formed on top of the substrate surrounding the active region so as to bury a bottom portion of the active region therein, thereby exposing a top portion of the active region. A gate dielectric layer is deposited for covering the exposed the top and two sidewalls of the top portion of the active region, and at least one gate electrode is then formed on top of the gate dielectric layer and extending through two sidewalls thereof to reach the isolation material.
    Type: Grant
    Filed: December 13, 2002
    Date of Patent: April 13, 2004
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hao-Yu Chen, Yee-Chia Yeo, Fu-Liang Yang, Chenming Hu
  • Patent number: 6720664
    Abstract: A submount holder for flip chip packaging of light emitting diode (LED) includes a substrate on which a body is formed. The submount body defines a cavity sized and shaped to snugly receive an LED die therein. The cavity precisely retains the die in position and prevents the die from arbitrary movement during a packaging and wiring process. First and second connection sections are formed on opposite sides of the cavity and respectively connected to the cavity by a channel. A conductively layer is formed on the substrate in the cavity, the first and second connection sections and the channels connecting the connection sections and the cavity. A groove is defined in the body and extends through the cavity with the connection sections located on opposite sides of the groove. The conductive layer is divided by the groove into separated and isolated portions.
    Type: Grant
    Filed: April 22, 2003
    Date of Patent: April 13, 2004
    Assignee: Tyntek Corporation
    Inventors: Chi-Jen Teng, Wan-Fang Shih, Zhi-Ping He, Cheng-Wei Ko
  • Publication number: 20040058277
    Abstract: In an embodiment, a trench is formed above a via from a photo resist (PR) trench pattern in a dielectric layer. The trench is defined by two sidewall portions and base portions. The base portions of the sidewalls are locally treated by a post treatment using the PR trench pattern as mask to enhance mechanical strength of portions of the dielectric layer underneath the base portions. Seed and barrier layers are deposited on the trench and the via. The trench and via are filled with a metal layer. In another embodiment, a trench is formed from a PR trench pattern in a dielectric layer. A pillar PR is deposited and etched to define a pillar opening having a pillar surface. The pillar opening is locally treated on the pillar surface by a post treatment to enhance mechanical strength of portion of the dielectric layer underneath the pillar surface.
    Type: Application
    Filed: September 24, 2002
    Publication date: March 25, 2004
    Inventors: Jun He, Jihperng Leu
  • Publication number: 20040056330
    Abstract: A circuitized substrate and a method of making the circuitized substrate is provided. The circuitized substrate includes a substrate having a substantially planar upper surface and a conductive layer positioned on the substantially planar upper surface. The conductive layer includes at least one side wall therein, defining an opening in the conductive layer. The conductive layer includes an end portion spaced from the opening, the end portion forming an acute angle with the substantially planar upper surface of the substrate. The at least one side wall is substantially perpendicular to the substantially planar upper surface of the substrate.
    Type: Application
    Filed: September 23, 2002
    Publication date: March 25, 2004
    Applicant: International Business Machines Corporation
    Inventors: Frank D. Egitto, Kevin T. Knadle, Andrew M. Seman
  • Patent number: 6710374
    Abstract: A light-emitting semiconductor component includes a thin film stack having a front side and a rear side, a photon-emitting zone formed in an active layer, and contact points formed on the front side and rear side of the thin film stack to impress current into the active layer. The photon-emitting zone is separated physically from the contact points in the plane of the thin film stack. As a result, the absorption of the radiation at the contact points can be minimized.
    Type: Grant
    Filed: December 20, 2002
    Date of Patent: March 23, 2004
    Assignee: Osram Opto Semiconductors GmbH
    Inventor: Ralph Wirth
  • Patent number: 6696743
    Abstract: A semiconductor transistor formed between trench device isolation regions comprises; a gate electrode formed on a device formation region with the intervention of a gate insulating film and extended over the trench device isolation regions, a distance from an interface between the gate electrode and the gate insulating film to the surface of the device formation region and a distance from said interface to the trench device isolation region being the same, and a gate electrode wiring formed in self-alignment with the gate electrode to have the same length as the length of the gate electrode and connected on the gate electrode on the device formation region.
    Type: Grant
    Filed: June 20, 2000
    Date of Patent: February 24, 2004
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Masahiro Hasegawa
  • Patent number: 6696705
    Abstract: A power semiconductor component having a mesa edge termination is described. The component has a semiconductor body with first and second surfaces. An inner zone of a first conductivity type is disposed in the semiconductor body. A first zone is disposed in the semiconductor body and is connected to the inner zone. An edge area outside of the first zone has areas etched out. A second zone of a second conductivity type is disposed in the semiconductor body and is connected to the inner zone, and a boundary area between the second zone and the inner zone defines a pn junction. A field stop zone is adjacent the first surface in the edge area. The field stop zone is formed of the first conductivity type and is embedded in the semiconductor body, and the field stop zone is connected to the first zone and to the inner zone.
    Type: Grant
    Filed: September 12, 2000
    Date of Patent: February 24, 2004
    Assignee: Eupec Europaeische Gesellschaft fuer Leistungshalbleiter mbH & Co. KG
    Inventors: Reiner Barthelmess, Gerhard Schmidt
  • Patent number: 6664639
    Abstract: The present invention is a contact/via comprising and its method of fabrication. The contact/via of the present invention includes a conductive film. An opening having a top and bottom is formed on the conductive film. The opening has a first sidewall and a second sidewall wherein the first sidewall is opposite the second sidewall. The first sidewall has a stair step configuration such that the first sidewall is closer to the second sidewall at the bottom of the opening than at the top of the opening. A conductive film is then formed on the first sidewall in the opening and on the bottom of the opening on the conductive film.
    Type: Grant
    Filed: December 22, 2000
    Date of Patent: December 16, 2003
    Assignee: Matrix Semiconductor, Inc.
    Inventor: James M. Cleeves
  • Patent number: 6661044
    Abstract: A method of manufacturing an MOSFET. A substrate is provided. A trench is formed in the substrate. A sacrificial layer is formed to fill the trench. A doped semiconductive layer is formed over the substrate. The doped semiconductive layer is patterned to form a device region, wherein the device region spans the sacrificial layer to expose a portion of the sacrificial layer. The sacrificial layer is removed. A gate dielectric layer is formed on the surface of the trench and on the top surface and the bottom surface of the device region. A conductive layer is formed on the gate dielectric layer. The conductive layer is patterned to form a horizontal surround gate surrounding the device region. A source/drain region is formed in a portion of the substrate adjacent to the device region.
    Type: Grant
    Filed: October 22, 2001
    Date of Patent: December 9, 2003
    Assignee: Winbond Electronics Corp.
    Inventor: Wen-Yueh Jang
  • Patent number: 6661033
    Abstract: On an upper side there is a structured output coupling layer with flanks which are aligned at an angle between 60° and 88° with respect to a layer plane and which form boundaries for output coupling areas provided for the emergence of radiation and offset from one another. The output coupling areas are formed as flat truncated cones and can be rippled or zigzagged at the flanks, in order to increase the probability that the radiation produced strikes an outer interface of the output coupling layer more steeply than at a limiting angle of total reflection.
    Type: Grant
    Filed: December 30, 2002
    Date of Patent: December 9, 2003
    Assignee: OSRAM Opto Semiconductors GmbH
    Inventors: Norbert Linder, Ralph Wirth, Heribert Zull
  • Patent number: 6657261
    Abstract: A ground-plane SOI device including at least a gate region that is formed on a top Si-containing layer of a SOI wafer, said top Si-containing layer being formed on a non-planar buried oxide layer, wherein said non-planar buried oxide layer has a thickness beneath the gate region that is thinner than corresponding oxide layers that are formed in regions not beneath said gate region as well as a method of fabricating the same are provided.
    Type: Grant
    Filed: January 9, 2001
    Date of Patent: December 2, 2003
    Assignee: International Business Machines Corporation
    Inventors: Fariborz Assaderaghi, Tze-chiang Chen, K. Paul Muller, Edward J. Nowak, Devendra K. Sadana, Ghavam G. Shahidi
  • Patent number: 6657282
    Abstract: A semiconductor device has a resin package layer on a principal surface of a semiconductor chip, on which a number of bump electrodes are formed, wherein the semiconductor device has a chamfer surface or a stepped surface on a top edge part such that the external shock or stress applied to such an edge part is dissipated by the chamfer surface of the stepped surface.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: December 2, 2003
    Assignee: Fujitsu Limited
    Inventors: Norio Fukasawa, Hirohisa Matsuki, Kenichi Nagashige, Yuzo Hamanaka, Muneharu Morioka
  • Patent number: 6646326
    Abstract: A method and system for providing a semiconductor device on a substrate are disclosed. The method and system include providing a tunneling barrier on the substrate and providing at least one gate on the tunneling barrier. The at least one of gate includes a first edge, a second edge and a base. The method and system further include providing a source and/or a drain for the at least one gate. The source and/or a drain are in proximity to the first edge or the first and second edges of the at least one gate. The at least one gate, the source and/or drain or both the at least one gate and the source and/or drain are configured such that source and/or drain do not substantially overlap the at least one gate at the base of the at least one gate.
    Type: Grant
    Filed: November 15, 2000
    Date of Patent: November 11, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Hyeon-Seag Kim, Jongwook Kye
  • Patent number: 6627974
    Abstract: A nitride semiconductor substrate including (a) a supporting substrate, (b) a first nitride semiconductor layer having a periodical T-shaped cross-section, having grown from periodically arranged stripe-like, grid-like or island-like portions on the supporting substrate, and (c) a second nitride semiconductor substrate covering said supporting substrate, having grown from the top and side surfaces of said first nitride semiconductor layer, wherein a cavity is formed under the second nitride semiconductor layer. A protective layer having a periodically arranged stripe-like, grid-like or island-like apertures is formed on the supporting substrate. The first nitride semiconductor layer is laterally grown from the exposed portion of the substrate. The growth is stopped before the first nitride semiconductor layer covers the supporting substrate. Thus, the first nitride semiconductor layer has a periodical T-shaped cross-section.
    Type: Grant
    Filed: June 15, 2001
    Date of Patent: September 30, 2003
    Assignee: Nichia Corporation
    Inventors: Tokuya Kozaki, Hiroyuki Kiyoku, Kazuyuki Chocho, Hitoshi Maegawa
  • Patent number: 6621148
    Abstract: A substrate includes non-gallium nitride posts that define trenches therebetween, wherein the non-gallium nitride posts include non-gallium nitride sidewalls and non-gallium nitride tops and the trenches include non-gallium floors. Gallium nitride is grown on the non-gallium nitride posts, including on the non-gallium nitride tops. Preferably, gallium nitride pyramids are grown on the non-gallium nitride tops and gallium nitride then is grown on the gallium nitride pyramids. The gallium nitride pyramids preferably are grown at a first temperature and the gallium nitride preferably is grown on the pyramids at a second temperature that is higher than the first temperature. The first temperature preferably is about 1000° C. or less and the second temperature preferably is about 1100° C. or more. However, other than temperature, the same processing conditions preferably are used for both growth steps.
    Type: Grant
    Filed: October 9, 2001
    Date of Patent: September 16, 2003
    Assignee: North Carolina State University
    Inventors: Kevin J. Linthicum, Thomas Gehrke, Robert F. Davis
  • Patent number: 6614054
    Abstract: A thin film transistor includes a substrate having an upper side; a plurality of parallel-connected active layers supported on the upper side of the substrate; spaces defined between the substrate and the active layers; a first insulating layer on the plurality of active layers; a gate electrode on the first insulating layer over the plurality of active layers; and source and drain electrodes contacting the plurality of the active layers. The active layers of the thin film transistor are laser annealled to polycrystalline silicon. The spaces result in large polysilicon grains that result in good electrical characteristics.
    Type: Grant
    Filed: November 27, 2000
    Date of Patent: September 2, 2003
    Assignee: LG.Philips LCD Co., Ltd.
    Inventor: Byung-Chul Ahn
  • Patent number: 6607970
    Abstract: A dicing tape is adhered to the lower surface of a silicon wafer that has pillar-shaped electrodes. The silicon wafer is cut along dicing streets, thereby making trenches among the chip-forming regions of the wafer. Next, a seal film is formed. The seal film is cut, substantially along the centerlines of the trenches. A support tape is adhered to the upper surface of the seal film. The dicing tape is peeled off. Then, those parts of the seal film that project from the lower surface of the silicon wafer are polished and removed. The support tape is peeled off. IC chips are thereby obtained. In each IC chip, the seal film covers and protects the upper surface and sides of the semiconductor substrate.
    Type: Grant
    Filed: November 1, 2000
    Date of Patent: August 19, 2003
    Assignee: Casio Computer Co., Ltd.
    Inventor: Takeshi Wakabayashi
  • Patent number: 6605852
    Abstract: A semiconductor device includes a silicon substrate 10 having a trench isolation region 24. A plurality of dummy convex regions 32 are formed in the trench isolation region 24. The trench isolation region 24 defines a row direction and a column direction. Also, the trench isolation region 24 define first virtual linear lines L1 that extend in a direction traversing the row direction and second virtual linear lines L2 that extend in a direction traversing the column direction. The first virtual linear lines L1 and the row direction define an angle of 2-40 degree, and the second virtual linear lines L2 and the column direction define an angle of 2-40 degree. The dummy convex regions 32 are disposed on the first virtual linear lines L1 and the second virtual linear lines L2.
    Type: Grant
    Filed: January 17, 2001
    Date of Patent: August 12, 2003
    Assignee: Seiko Epson Corporation
    Inventors: Katsumi Mori, Kei Kawahara, Yoshikazu Kasuya
  • Patent number: 6597057
    Abstract: A structure includes an etch stop layer and a cap layer. The etch stop layer is situated over a first oxide isolation region and a second oxide isolation region in a wafer. A window is situated in the cap layer and the etch stop layer. The window exposes a surface of the wafer situated between the first oxide isolation region and the second oxide isolation region. The surface is cleaned for epitaxially growing a semiconductor. The etch stop layer can comprise, for example, silicon. The cap layer can comprise, for example, silicon nitride, amorphous silicon or polycrystalline silicon. According to one embodiment, the structure can further comprise an epitaxially grown silicon-germanium structure on the surface. According to one embodiment, the surface includes a single crystal silicon collector and a base grown on the single crystal silicon collector, where the base is an epitaxially grown silicon-germanium structure.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: July 22, 2003
    Assignee: Newport Fab, LLC
    Inventors: Klaus Schuegraf, David L. Chapek
  • Patent number: 6580153
    Abstract: A protective layer includes a polymerized region, which forms a cavity in an interior surface of the protective layer. The protective layer is mounted to a micromachine chip such that an active area of the micromachine chip is located within the cavity of the protective layer. The protective layer protects the active area during front-side or back-side singulation of the micromachine chip from a micromachine substrate.
    Type: Grant
    Filed: March 14, 2001
    Date of Patent: June 17, 2003
    Assignee: Amkor Technology, Inc.
    Inventors: Thomas P. Glenn, Roy Dale Hollaway, Steven Webster
  • Patent number: 6580141
    Abstract: A Schottky rectifier is provided. The Schottky rectifier comprises: (a) a semiconductor region having first and second opposing faces, with the semiconductor region comprising a cathode region of first conductivity type adjacent the first face and a drift region of the first conductivity type adjacent the second face, and with the drift region having a lower net doping concentration than that of the cathode region; (b) one or more trenches extending from the second face into the semiconductor region and defining one or more mesas within the semiconductor region; (c) an insulating region adjacent the semiconductor region in lower portions of the trench; (d) and an anode electrode that is (i) adjacent to and forms a Schottky rectifying contact with the semiconductor at the second face, (ii) adjacent to and forms a Schottky rectifying contact with the semiconductor region within upper portions of the trench and (iii) adjacent to the insulating region within the lower portions of the trench.
    Type: Grant
    Filed: June 1, 2001
    Date of Patent: June 17, 2003
    Assignee: General Semiconductor, Inc.
    Inventors: Fwu-Iuan Hshieh, Koon Chong So
  • Publication number: 20030107108
    Abstract: A waveguide type semiconductor optical device with a high mesa ridge structure comprising: a semi-insulating substrate; and a ridge formed on the semi-insulating substrate, comprising a lower clad layer, core layer and upper clad layer sequentially laminated on the semi-insulating substrate; wherein the lower clad layer comprises a high-density layer-laterally extending from the ridge and having an electrode placed on a top face thereof, and a low-density layer with a carrier density lower than that of the high-density layer and in contact with the core layer.
    Type: Application
    Filed: September 23, 2002
    Publication date: June 12, 2003
    Applicant: Mitsubishi Denki Kabushiki Kaisha
    Inventor: Kazuhisa Takagi
  • Patent number: 6573539
    Abstract: A silicon-germanium base capable of use in heterojunction bipolar transistor includes a silicon substrate having a mesa surrounded by a trench. The mesa has a top surface and a silicon-germanium layer is disposed only on the top surface of the mesa. In addition, a heterojunction bipolar transistor includes the silicon-germanium base as described.
    Type: Grant
    Filed: June 12, 2001
    Date of Patent: June 3, 2003
    Assignee: International Business Machines Corporation
    Inventor: Feng-Yi Huang
  • Patent number: 6559518
    Abstract: An MOS heterostructure includes: a single crystal silicon substrate; an insulating film formed on the substrate; and a conductive film formed on the insulating film. The substrate includes a plurality of terraces and steps, which have been formed as a result of rearrangement of silicon atoms on the surface of the substrate. Each of the step is located in a boundary between an adjacent pair of the terraces. The insulating film contains crystalline silicon dioxide that has grown epitaxially over the steps.
    Type: Grant
    Filed: September 22, 1999
    Date of Patent: May 6, 2003
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Masaaki Niwa
  • Patent number: 6541864
    Abstract: In a semiconductor device having a wire structure, the thickness of a first insulation film substantially corresponds to the depth of a contact hole. A surface of a second insulation film serves as a bottom face of a wire groove. Regarding the contact hole, only a side wall portion intersecting a direction of the wire groove has a substantial taper angle. This configuration can be attained under conditions where an etching selectivity of the first insulation film to the second insulation film is set to be slightly lower and a portion of the second insulation film where a opening edge of an opening portion is exposed is slightly etched during etching process of the wire groove. With a semiconductor device having this structure, a conductive material embedding characteristic can be enhanced, while preventing possibility of short-circuit even when an interval between wires is reduced.
    Type: Grant
    Filed: September 24, 1999
    Date of Patent: April 1, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Yoshiaki Fukuzumi
  • Publication number: 20030057524
    Abstract: A method for fabricating a high-voltage transistor with an extended drain region comprises forming an epitaxial layer on a substrate, the epitaxial layer and the substrate being of a first conductivity type; then etching the epitaxial layer to form a pair of spaced-apart trenches that define first and second sidewall portions of the epitaxial layer. A dielectric layer is formed that partially fills each of the trenches, covering the first and second sidewall portions. The remaining portions of the trenches are then filled with a conductive material to form first and second field plate members that are insulated from the substrate and the epitaxial layer.
    Type: Application
    Filed: October 22, 2002
    Publication date: March 27, 2003
    Applicant: Power Integrations, Inc.
    Inventor: Donald Ray Disney
  • Patent number: 6538273
    Abstract: A ferroelectric transistor is disclosed which has two source/drain regions and a channel region disposed in between in a semiconductor substrate. A metallic intermediate layer is disposed on the surface of the channel region and forms a Schottky diode with the semiconductor substrate, and a ferroelectric layer and a gate electrode are disposed on its surface. The ferroelectric transistor is fabricated using steps appertaining to silicon process technology.
    Type: Grant
    Filed: May 4, 2001
    Date of Patent: March 25, 2003
    Assignee: Infineon Technologies AG
    Inventors: Josef Willer, Georg Braun, Till Schlösser, Thomas Haneder
  • Patent number: 6538301
    Abstract: A semiconductor substrate has an element formation region and a scribe line region surrounding the element formation region. A metal wiring layer is formed so as to cover end portions of a plurality of interlayer insulating films over the entire periphery of the element formation region and includes cut portions at the corner of the element formation region. Then, a SOG film is formed on the entire surface of the substrate by spin coating, at that time, material of the SOG film flows out through the cut portion toward the scribe line region to prevent a SOG puddle from forming at the corner of the element formation region.
    Type: Grant
    Filed: August 27, 1998
    Date of Patent: March 25, 2003
    Assignee: NEC Corporation
    Inventors: Naoto Yamada, Naoyuki Yoshida, Atsushi Kimura
  • Publication number: 20030052390
    Abstract: A sequential mesa type avalanche photodiode (APD) comprises a semiconductor substrate and a sequential mesa portion formed on the substrate. In the sequential mesa portion, a plurality of semiconductor layers, including a light absorbing layer and a multiplying layer, are laminated by epitaxial growth. In the plurality of semiconductor layers, a pair of semiconductor layers forming a pn junction is included. The carrier density of a semiconductor layer which is near to the substrate among the pair of semiconductor layers is larger than the carrier density of a semiconductor layer which is far from the substrate among the pair of semiconductor layers. In the APD, light-receiving current based on movement of electrons and positive holes generated in the sequential mesa portion when light is incident from the substrate toward the light absorbing layer is larger at a central portion than at a peripheral portion of the sequential mesa portion.
    Type: Application
    Filed: September 9, 2002
    Publication date: March 20, 2003
    Applicant: Anritsu Corporation
    Inventors: Jun Hiraoka, Kazuo Mizuno, Yuichi Sasaki
  • Patent number: 6525403
    Abstract: A semiconductor projection is formed on a semiconductor substrate of the first conductivity type and has a semiconductor layer of the first conductivity type. The semiconductor projection has a top surface and side surfaces. A gate electrode is formed above at least the side surfaces of the semiconductor projection. Source and drain regions are formed in the side surfaces of the semiconductor projection on opposite sides of the gate electrode. First and second device isolation insulating films are formed on the semiconductor substrate on opposite sides of the semiconductor projection. A first impurity region is formed in the semiconductor substrate below the first device isolation insulating film. A second impurity region is formed in the semiconductor substrate below the second device isolation insulating film. The first and second impurity regions are in contact with each other in the semiconductor substrate below the semiconductor projection.
    Type: Grant
    Filed: September 24, 2001
    Date of Patent: February 25, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Satoshi Inaba, Kazuya Ohuchi
  • Patent number: 6515348
    Abstract: A semiconductor device comprises one or more field effect devices (FD) having source and drain regions (5 and 6) spaced apart by a body region (3a). A gate structure (7a, 7b), preferably in a trench (4), controls a conduction channel in a portion (3b) of the body region (3a) between the source and drain regions. The device has one or more mesa structures (100) having end and side walls (100a to 100d). The body region (3a) extends between and meets at least the side walls (100c and 100d) of the mesa structure. The gate structure (7a, 7b) extends along and between the side walls such that the conduction channel accommodating portion (3b) extends along and between the side walls (100c and 100d). The source and drain regions (5 and 6) meet respective end walls (100a and 100b) of the mesa structure and/or its side walls (100c and 100d). At the mesa walls, a source electrode (S) contacts the source region (5) and a drain electrode (D) contacts the drain region (6). (FIGS.
    Type: Grant
    Filed: May 8, 2001
    Date of Patent: February 4, 2003
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Raymond J. E. Hueting, Erwin A. Hijzen
  • Patent number: 6512275
    Abstract: A semiconductor apparatus and method for making the same is disclosed herein in which the semiconductor apparatus includes a first active device formed in a mesa region of semiconductor material formed on one or more sidewalls of an isolation region, and a conductive path which extends from the active device in a linear direction of the mesa. An embodiment is disclosed in which a plurality of active devices are formed in the mesa region and electrically connected thereby.
    Type: Grant
    Filed: December 28, 1999
    Date of Patent: January 28, 2003
    Assignee: International Business Machines Corporation
    Inventors: Louis Lu-chen Hsu, Jack Allan Mandelman
  • Patent number: 6509626
    Abstract: A microelectronic device fabricating method includes providing a substrate having a mean global outer surface extending along a plane. A first portion is formed over the substrate comprising a straight linear segment which is angled from the plane and forming a second portion over the substrate comprising a straight linear segment which is angled from the plane at a different angle than the first portion. A layer of structural material is formed over the first and second portions. The structural material layer is anisotropically etched and a first device feature is ultimately left over the first portion having a first base width and a second device feature is ultimately left over the second portion having a second base width which is different from the first base width. Integrated circuitry includes a substrate having a mean global outer surface extending along a plane.
    Type: Grant
    Filed: May 23, 2001
    Date of Patent: January 21, 2003
    Inventor: Alan R. Reinberg
  • Publication number: 20030001238
    Abstract: A GaN-based compound semiconductor epi-wafer includes: a substrate 11 made of a first nitride semiconductor belonging to a hexagonal system; and an element layer 12 for forming a semiconductor element, which is made of a second nitride semiconductor belonging to the hexagonal system and which is grown on a principal surface of the substrate 11. An orientation of the principal surface of the substrate 11 has an off-angle in a predetermined direction with respect to a (0001) plane, and the element layer 12 has a surface morphology of a stripe pattern extending substantially in parallel to the predetermined direction.
    Type: Application
    Filed: June 5, 2002
    Publication date: January 2, 2003
    Applicant: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventor: Yuzaburo Ban
  • Publication number: 20020185710
    Abstract: A semiconductor package by which contacts are made to both sides of the dice is manufactured on a wafer scale. The back side of the wafer is attached to a metal plate. The scribe lines separating the dice are saw cut to expose the metal plate but the cuts do not extend through the metal plate. A metal layer, which may include a number of sublayers, is formed on the front side of the dice, the metal covering the exposed portions of the metal plate and extending the side edges of the dice. Separate sections of the metal layer may also cover connection pads on the front side of the dice. A second set of saw cuts are made coincident with the first set of saw cuts, using a blade that is narrower than the blade used to make the first set of saw cuts. As a result, the metal layer remains on the side edges of the dice connecting the back and front sides of the dice (via the metal plate).
    Type: Application
    Filed: May 28, 2002
    Publication date: December 12, 2002
    Applicant: Vishay Intertechnology, Inc.
    Inventors: Felix Zandman, Y. Mohammed Kasem, Yueh-Se Ho