Device Having Semiconductor Body Comprising Cuprous Oxide (cu 2 O) Or Cuprous Iodide (cui) (epo) Patents (Class 257/E21.078)
  • Publication number: 20110008930
    Abstract: An object is to manufacture a highly reliable semiconductor device including a thin film transistor with stable electric characteristics. In a method for manufacturing a semiconductor device including a thin film transistor in which an oxide semiconductor film is used for a semiconductor layer including a channel formation region, heat treatment (for dehydration or dehydrogenation) is performed to improve the purity of the oxide semiconductor film and reduce impurities including moisture or the like. After that, slow cooling is performed under an oxygen atmosphere. Besides impurities including moisture or the like exiting in the oxide semiconductor film, heat treatment causes reduction of impurities including moisture or the like exiting in a gate insulating layer and those in interfaces between the oxide semiconductor film and films which are provided over and below the oxide semiconductor and in contact therewith.
    Type: Application
    Filed: June 29, 2010
    Publication date: January 13, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Toshinari SASAKI, Junichiro SAKATA, Hiroki OHARA, Shunpei YAMAZAKI
  • Publication number: 20110006297
    Abstract: A patterned crystalline semiconductor thin film which is obtained by a method including: forming an amorphous thin film comprising indium oxide as a main component, crystallizing part of the amorphous thin film to allow the part to be semiconductive, and removing an amorphous part of the partially crystallized thin film by etching.
    Type: Application
    Filed: November 14, 2008
    Publication date: January 13, 2011
    Applicant: IDEMITSU KOSAN CO., LTD.
    Inventors: Kazuyoshi Inoue, Koki Yano, Futoshi Utsuno, Masashi Kasami, Shigekazu Tomai, Hirokazu Kawashima
  • Publication number: 20110001136
    Abstract: The present invention provides an oxide semiconductor material, a method for manufacturing such oxide semiconductor material, an electronic device and a field effect transistor. The oxide semiconductor material contains Zn, Sn, and O, does not contain In, and has an electron carrier concentration higher than 1×1015/cm3 and less than 1×1018/cm3. The electronic device comprises a semiconductor layer formed of the oxide semiconductor material, and an electrode provided on the semiconductor layer. The field effect transistor comprises a source electrode and a drain electrode which are arranged in separation from each other on the semiconductor layer; and a gate electrode placed at a position where the gate electrode can apply a bias potential to a region of the semiconductor layer positioned between the source electrode and the drain electrode.
    Type: Application
    Filed: November 12, 2008
    Publication date: January 6, 2011
    Applicant: SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventors: Akira Hasegawa, Kenji Kohiro, Noboru Fukuhara
  • Publication number: 20110003427
    Abstract: It is an object to provide a highly reliable semiconductor device which includes a thin film transistor having stable electric characteristics. It is another object to manufacture a highly reliable semiconductor device at lower cost with high productivity. In a method for manufacturing a semiconductor device which includes a thin film transistor where a semiconductor layer including a channel formation region using an oxide semiconductor layer, a source region, and a drain region are formed using an oxide semiconductor layer, heat treatment for reducing impurities such as moisture (heat treatment for dehydration or dehydrogenation) is performed so as to improve the purity of the oxide semiconductor layer.
    Type: Application
    Filed: June 29, 2010
    Publication date: January 6, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Toshinari SASAKI, Junichiro SAKATA, Hiroki OHARA, Shunpei YAMAZAKI
  • Publication number: 20110003428
    Abstract: It is an object to provide a highly reliable semiconductor device which includes a thin film transistor having stable electric characteristics. It is another object to manufacture a highly reliable semiconductor device at lower cost with high productivity. In a method for manufacturing a semiconductor device which includes a thin film transistor where a semiconductor layer having a channel formation region, a source region, and a drain region are formed using an oxide semiconductor layer, heat treatment (heat treatment for dehydration or dehydrogenation) is performed so as to improve the purity of the oxide semiconductor layer and reduce impurities such as moisture. Moreover, the oxide semiconductor layer subjected to the heat treatment is slowly cooled under an oxygen atmosphere.
    Type: Application
    Filed: June 29, 2010
    Publication date: January 6, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Toshinari SASAKI, Junichiro SAKATA, Hiroki OHARA, Shunpei YAMAZAKI
  • Publication number: 20110001110
    Abstract: A resistance change element including: a lower electrode formed on at least one of a semiconductor and insulating substrate; a resistance change material layer formed on the lower electrode and including a transition metal oxide as a major component; and an upper electrode formed on the resistance change material layer. The resistance change material layer is formed of a nickel oxide containing nickel vacancy and having a higher oxygen concentration than a stoichiometric composition, and has a stacked structure with different composition ratios.
    Type: Application
    Filed: April 7, 2009
    Publication date: January 6, 2011
    Inventor: Kensuke Takahashi
  • Publication number: 20110002154
    Abstract: A nonvolatile memory element of the present invention comprises a first electrode (103), a second electrode (108); a resistance variable layer (107) which is interposed between the first electrode (103) and the second electrode (107) and is configured to switch a resistance value reversibly in response to an electric signal applied between the electrodes (103) and (108), and the resistance variable layer (107) has at least a multi-layer structure in which a first hafnium-containing layer having a composition expressed as HfOx (0.9?x?1.6), and a second hafnium-containing layer having a composition expressed as HfOy (1.8<y<2.0) are stacked together.
    Type: Application
    Filed: July 1, 2009
    Publication date: January 6, 2011
    Inventors: Satoru Mitani, Yoshihiko Kanzawa, Koji Katayama, Takeshi Takagi
  • Patent number: 7863087
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed from resistive-switching metal oxide layers. Metal oxide layers may be formed using sputter deposition at relatively low sputtering powers, relatively low duty cycles, and relatively high sputtering gas pressures. Dopants may be incorporated into a base oxide layer at an atomic concentration that is less than the solubility limit of the dopant in the base oxide. At least one oxidation state of the metal in the base oxide is preferably different than at least one oxidation sate of the dopant. The ionic radius of the dopant and the ionic radius of the metal may be selected to be close to each other. Annealing and oxidation operations may be performed on the resistive switching metal oxides. Bistable metal oxides with relatively large resistivities and large high-state-to-low state resistivity ratios may be produced.
    Type: Grant
    Filed: May 2, 2008
    Date of Patent: January 4, 2011
    Assignee: Intermolecular, Inc
    Inventors: Pragati Kumar, Sandra G. Malhotra, Sean Barstow, Tony Chiang
  • Patent number: 7851323
    Abstract: The present invention, in one embodiment, provides a memory device that includes a phase change memory cell; a first electrode; and a layer of filamentary resistor material positioned between the phase change memory cell and the first electrode, wherein at least one bistable conductive filamentary pathway is present in at least a portion of the layer of filamentary resistor material that provides electrical communication between the phase change memory cell and the first electrode.
    Type: Grant
    Filed: July 10, 2009
    Date of Patent: December 14, 2010
    Assignee: International Business Machines Corporation
    Inventors: Matthew J. Breitwisch, Roger W. Cheek, Eric A. Joseph, Chung H. Lam, Alejandro G. Schrott, Gerhard Ingmar Meijer
  • Publication number: 20100308298
    Abstract: A nonvolatile memory element includes a first electrode (103) formed on a substrate (101), a resistance variable layer (108) and a second electrode (107), wherein the resistance variable layer has a multi-layer structure including at least three layers which are a first transition metal oxide layer (104), a second transition metal oxide layer (106) which is higher in oxygen concentration than the first transition metal oxide layer (104), and a transition metal oxynitride layer (105). The second transition metal oxide layer (106) is in contact with either one of the first electrode (103) and the second electrode (107). The transition metal oxynitride layer (105) is provided between the first transition metal oxide layer (104) and the second transition metal oxide layer (106).
    Type: Application
    Filed: September 29, 2009
    Publication date: December 9, 2010
    Inventors: Takeki Ninomiya, Koji Arita, Takumi Mikawa, Satoru Fujii
  • Publication number: 20100304529
    Abstract: An object is to provide a highly reliable semiconductor device including a thin film transistor having stable electric characteristics. In addition, another object is to manufacture a highly reliable semiconductor device at low cost with high productivity. In a method for manufacturing a semiconductor device including a thin film transistor including an oxide semiconductor layer as a channel formation region, the oxide semiconductor layer is heated under a nitrogen atmosphere to lower its resistance, thereby forming a low-resistance oxide semiconductor layer. Further, resistance of a region of the low-resistance oxide semiconductor layer, which is overlapped with a gate electrode layer, is selectively increased, thereby forming a high-resistance oxide semiconductor layer. Resistance of the oxide semiconductor layer is increased by forming a silicon oxide film in contact with the oxide semiconductor layer by a sputtering method.
    Type: Application
    Filed: May 26, 2010
    Publication date: December 2, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Toshinari SASAKI, Hiroki OHARA, Junichiro SAKATA
  • Publication number: 20100302836
    Abstract: In a novel nonvolatile memory cell formed above a substrate, a diode is paired with a reversible resistance-switching material, preferably a metal oxide or nitride such as, for example, NixOy, NbxOy, TixOy, HfxOy, AlxOy, MgxOy, CoxOy, CrxOy, VxOy, ZnxOy, ZrxOy, BxNy, and AlxNy. In preferred embodiments, the diode is formed as a vertical pillar disposed between conductors. Multiple memory levels can be stacked to form a monolithic three dimensional memory array. In some embodiments, the diode comprises germanium or a germanium alloy, which can be deposited and crystallized at relatively low temperatures, allowing use of aluminum or copper in the conductors. The memory cell of the present invention can be used as a rewriteable memory cell or a one-time-programmable memory cell, and can store two or more data states.
    Type: Application
    Filed: August 12, 2010
    Publication date: December 2, 2010
    Inventors: S. Brad Herner, Tanmay Kumar, Christopher J. Petti
  • Publication number: 20100288996
    Abstract: A memory array is provided that includes a first memory level, a second memory level and a conductor shared between the first and second memory levels. The first memory level includes a first diode and a first resistivity-switching material layer coupled in series with the first diode. The second memory level includes a second diode and a second resistivity-switching material layer coupled in series with the second diode. The first and second resistivity-switching material layers each comprise one or more of NiXOy, NbxOy, TixOy, HfxOy, AlxOy, MgxOy, CoxOy, CrxOy, VxOy, ZnxOy, ZrxOy, BxNy, and AlxNy. Numerous other aspects are provided.
    Type: Application
    Filed: July 27, 2010
    Publication date: November 18, 2010
    Inventor: S. Brad Herner
  • Patent number: 7833825
    Abstract: A solution of a hydrazine-based precursor of a metal chalcogenide is prepared by adding an elemental metal and an elemental chalcogen to a hydrazine compound. The precursor solution can be used to form a film. The precursor solutions can be used in preparing field-effect transistors, photovoltaic devices and phase-change memory devices.
    Type: Grant
    Filed: January 16, 2009
    Date of Patent: November 16, 2010
    Assignee: International Business Machines Corporation
    Inventors: David B. Mitzi, Simone Raoux
  • Publication number: 20100264394
    Abstract: Disclosed herein is a semiconductor memory including: a first MOS transistor having two diffusion layers formed in a semiconductor substrate; a second MOS transistor which is formed in the semiconductor substrate and has one of the two diffusion layers of the first MOS transistor as a common diffusion layer for the first and second MOS transistors; and a variable resistance element which is formed between side wall insulating films formed at respective side walls of a first gate electrode of the first MOS transistor and a second gate electrode of the second MOS transistor and is connected to the common diffusion layer.
    Type: Application
    Filed: April 9, 2010
    Publication date: October 21, 2010
    Applicant: SONY CORPORATION
    Inventor: Hiroshi Aozasa
  • Publication number: 20100252796
    Abstract: In a resistance change element (ReRAM) storing data by utilizing change in resistance of a resistance change element, the resistance change element is configured of a lower electrode made of a noble metal such as Pt, a transition metal film made of a transition metal such as Ni, a transition metal oxide film made of a transition metal oxide such as NiOx, and a lower electrode made of a noble metal such as Pt.
    Type: Application
    Filed: June 18, 2009
    Publication date: October 7, 2010
    Applicant: FUJITSU LIMITED
    Inventor: Hideyuki Noshiro
  • Publication number: 20100243983
    Abstract: Controlled localized defect paths for resistive memories are described, including a method for forming controlled localized defect paths including forming a first electrode forming a metal oxide layer on the first electrode, masking the metal oxide to create exposed regions and concealed regions of a surface of the metal oxide, and altering the exposed regions of the metal oxide to create localized defect paths beneath the exposed regions.
    Type: Application
    Filed: October 30, 2009
    Publication date: September 30, 2010
    Inventors: Tony Chiang, Michael Miller, Prashant Phatak
  • Publication number: 20100237317
    Abstract: A resistive random access memory includes a lower electrode; a metal oxide film formed on the lower electrode and having a variable resistance, the metal oxide film having a first portion containing a metal element forming the metal oxide film and a second portion richer in oxygen than the first portion; and an upper electrode formed on the metal oxide film.
    Type: Application
    Filed: June 3, 2010
    Publication date: September 23, 2010
    Applicant: FUJITSU LIMITED
    Inventor: Koji Tsunoda
  • Publication number: 20100230655
    Abstract: A variable resistance device includes a first electrode including a transition metal nitride film, a second electrode including a precious metal or a precious metal oxide, and a transition metal oxide film interposed between the first and second electrodes.
    Type: Application
    Filed: May 24, 2010
    Publication date: September 16, 2010
    Applicant: FUJITSU LIMITED
    Inventor: Hideyuki Noshiro
  • Publication number: 20100219411
    Abstract: A semiconductor device includes a metal oxide channel and methods for forming the same. The metal oxide channel includes indium, gallium, and zinc.
    Type: Application
    Filed: May 13, 2010
    Publication date: September 2, 2010
    Inventors: Randy L. Hoffman, Gregory S. Herman, Peter P. Mardilovich
  • Publication number: 20100216279
    Abstract: A method and structure of a bistable resistance random access memory comprise a plurality of programmable resistance random access memory cells where each programmable resistance random access memory cell includes multiple memory members for performing multiple bits for each memory cell. The bistable RRAM includes a first resistance random access member connected to a second resistance random access member through interconnect metal liners and metal oxide strips. The first resistance random access member has a first resistance value Ra, which is determined from the thickness of the first resistance random access member based on the deposition of the first resistance random access member. The second resistance random access member has a second resistance value Rb, which is determined from the thickness of the second resistance random access member based on the deposition of the second resistance random access member.
    Type: Application
    Filed: March 2, 2010
    Publication date: August 26, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Erh-kun Lai, ChiaHua Ho, Kuang Yeu Hsieh
  • Publication number: 20100181546
    Abstract: A nonvolatile semiconductor memory using carbon related films as variable resistance films includes bottom electrodes formed above a substrate, buffer layers formed on the bottom electrodes and each formed of a film containing nitrogen and containing carbon as a main component, variable resistance films formed on the buffer layers and each formed of a film containing carbon as a main component and the electrical resistivity thereof being changed according to application of voltage or supply of current, and top electrodes formed on the variable resistance films.
    Type: Application
    Filed: August 21, 2009
    Publication date: July 22, 2010
    Inventors: Kazuhiko Yamamoto, Kazuyuki Yahiro, Tsukasa Nakai
  • Publication number: 20100178729
    Abstract: Provided is a resistance random access memory device and a method of fabricating, the same. The method includes forming a bit-line stack in which a plurality of local bit-lines are vertically stacked on a substrate, forming a word-line including a plurality of local word-lines that extend in a vertical direction toward a side of the bit-line stack and a connection line that extends in a horizontal direction to connect the plurality of local word-lines with one another, and forming a resistance memory thin film between the bit-line stack and the word-line. The present inventive concept can realize a highly dense memory array with 3D cross-point architecture by simplified processes.
    Type: Application
    Filed: November 18, 2009
    Publication date: July 15, 2010
    Inventors: HongSik Yoon, Ingyu Baek, Hyunjun Sim, Jin-Shi Zhao, Minyoung Park
  • Publication number: 20100175755
    Abstract: Methods for fabrication of copper delafossite materials include a low temperature sol-gel process for synthesizing CuBO2 powders, and a pulsed laser deposition (PLD) process for forming thin films of CuBO2, using targets made of the CuBO2 powders. The CuBO2 thin films are optically transparent p-type semiconductor oxide thin films. Devices with CuBO2 thin films include p-type transparent thin film transistors (TTFT) comprising thin film CuBO2 as a channel layer and thin film solar cells with CuBO2 p-layers. Solid state dye sensitized solar cells (SS-DSSC) comprising CuBO2 in various forms, including “core-shell” and “nano-couple” particles, and methods of manufacture, are also described.
    Type: Application
    Filed: December 21, 2009
    Publication date: July 15, 2010
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Kaushal K. SINGH, Omkaram NALAMASU, Nety M. KRISHNA, Michael SNURE, Ashutosh TIWARI
  • Publication number: 20100163819
    Abstract: A resistive memory device and a fabrication method thereof are provided. The fabrication method includes: providing a substrate; forming a lower electrode over the substrate; forming a variable resistive material layer over the lower electrode; forming an ion implantation region to a predetermined depth from a surface of the variable resistive material layer by implanting metal ions or oxygen ions to the surface of the variable resistive material layer; and forming an upper electrode over the variable resistive material layer including the ion implantation region.
    Type: Application
    Filed: June 2, 2009
    Publication date: July 1, 2010
    Inventor: Yun-Taek Hwang
  • Publication number: 20100148143
    Abstract: A nonvolatile semiconductor apparatus of the present invention comprises (103), a second electrode (105), and a resistance variable layer (104) disposed between the first electrode (103) and the second electrode (105), a resistance value of the resistance variable layer being switchable reversibly in response to an electric signal applied between the electrodes (103), (105), wherein the resistance variable layer (104) comprises an oxide containing tantalum and nitrogen.
    Type: Application
    Filed: May 16, 2008
    Publication date: June 17, 2010
    Inventors: Satoru Fujii, Yoshihiko Kanzawa, Takeshi Takagi, Kazuhiko Shimakawa
  • Publication number: 20100133501
    Abstract: A switching element of the present invention utilizes electro-chemical reactions to operate, and comprises ion conductive layer 54 capable of conducting metal ions, first electrode 49 arranged in contact with the ion conductive layer, and second electrode 58 for supplying metal ions to the ion conductive layer, wherein an oxygen absorption layer 55 which contains a material more prone to oxidization than the second electrode is formed in contact with the second electrode.
    Type: Application
    Filed: March 26, 2007
    Publication date: June 3, 2010
    Applicant: NEC CORPORATION
    Inventors: Toshitsugu Sakamoto, Noriyuki Iguchi, Naoki Banno, Hisao Kawaura
  • Publication number: 20100127232
    Abstract: A non-volatile memory (50) is disclosed. A second electrode (56) is provided. A first electrode (51) is also provided. A recording layer having a plurality of phase change cells (54) variable in resistance is provided between the first electrode (51) and the second electrode (56). A non-uniform tunnel barrier (540) is provided adjacent each of the recording layer and the first electrode. In use, the first electrode is in electrical communication with the non-uniform tunnel barrier, the first electrode for electrically communicating with the second electrode via the non-uniform tunnel barrier.
    Type: Application
    Filed: December 2, 2005
    Publication date: May 27, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Hans Boeve, Karen Attenborough
  • Publication number: 20100127233
    Abstract: The present disclosure provides a method for controlled formation of the resistive switching layer in a resistive switching device. The method comprises providing a substrate (2) comprising the bottom electrode (10), providing on the substrate a dielectric layer (4) comprising a recess (7) containing the metal for forming the resistive layer (11), providing on the substrate a dielectric layer (5) comprising an opening (8) exposing the metal of the recess, and forming the resistive layer in the recess and in the opening.
    Type: Application
    Filed: August 31, 2007
    Publication date: May 27, 2010
    Applicants: NXP, B.V., INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC)
    Inventors: Ludovic Goux, Dirk Wouters
  • Publication number: 20100117079
    Abstract: As a display device has a higher definition, the number of pixels, gate lines, and signal lines are increased. When the number of the gate lines and the signal lines are increased, there occurs a problem that it is difficult to mount an IC chip including a driver circuit for driving the gate and signal lines by bonding or the like, whereby manufacturing cost is increased. A pixel portion and a driver circuit for driving the pixel portion are provided over the same substrate, and at least part of the driver circuit includes a thin film transistor using an oxide semiconductor interposed between gate electrodes provided above and below the oxide semiconductor. Therefore, when the pixel portion and the driver circuit are provided over the same substrate, manufacturing cost can be reduced.
    Type: Application
    Filed: November 10, 2009
    Publication date: May 13, 2010
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hidekazu MIYAIRI, Takeshi OSADA, Kengo AKIMOTO, Shunpei YAMAZAKI
  • Patent number: 7705395
    Abstract: Disclosed is a flash memory cell and method of manufacturing the same, and programming/erasing/reading method thereof. The flash memory cell comprises a first tunnel oxide film formed at a given region of a semiconductor substrate, a first floating gate formed on the first tunnel oxide film, a second tunnel oxide film formed over the semiconductor substrate and along one sidewall of the first floating gate, a second floating gate isolated from the first floating gate while contacting the second tunnel oxide film, a dielectric film formed on the first floating gate and the second floating gate, a control gate formed on the dielectric film, a first junction region formed in the semiconductor substrate below one side of the second tunnel oxide film, and a second junction region formed in the semiconductor substrate below one side of the first tunnel oxide film. Therefore, the present invention can implement 2-bit cell or 3-bit cell of a high density using the existing process technology.
    Type: Grant
    Filed: October 8, 2008
    Date of Patent: April 27, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sung Kee Park, Young Seon You, Yong Wook Kim, Yoo Nam Jeon
  • Publication number: 20100090192
    Abstract: For improved scalability of resistive switching memories, a cross-point resistive switching structure is disclosed wherein the plug itself is used to store the resistive switching material and where the top electrode layer is self-aligned to the plug using, for example, chemical-mechanical-polishing (CMP) or simply mechanical-polishing.
    Type: Application
    Filed: August 31, 2007
    Publication date: April 15, 2010
    Applicants: NXP, B.V., INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC)
    Inventors: Ludovic Goux, Dirk Wouters
  • Publication number: 20100051892
    Abstract: A nonvolatile semiconductor memory apparatus (10) of the present invention comprises a semiconductor substrate (11), an active element forming region provided on the semiconductor substrate (11) and including a plurality of active elements (12), a wire forming region which is provided on the active element forming region to electrically connect the active elements (12) and includes plural layers of semiconductor electrode wires (15, 16), a memory portion forming region (100) which is provided above the wire forming region and provided with memory portions (26) arranged in matrix, a resistance value of each of the memory portions changing according to electric pulses applied, and an oxygen barrier layer (17) which is provided between the memory portion forming region (100) and the wire forming region so as to extend continuously over at least an entire of the memory portion forming region (100).
    Type: Application
    Filed: October 22, 2007
    Publication date: March 4, 2010
    Inventors: Takumi Mikawa, Takeshi Takagi
  • Patent number: 7670887
    Abstract: A field-effect transistor includes source, drain, and gate electrodes; a crystalline or polycrystalline layer of inorganic semiconductor; and a dielectric layer. The layer of inorganic semiconductor has an active channel portion physically extending from the source electrode to the drain electrode. The inorganic semiconductor has a stack of 2-dimensional layers in which intra-layer bonding forces are covalent and/or ionic. Adjacent ones of the layers are bonded together by forces substantially weaker than covalent and ionic bonding forces. The dielectric layer is interposed between the gate electrode and the layer of inorganic semiconductor material. The gate electrode is configured to control a conductivity of an active channel part of the layer of inorganic semiconductor.
    Type: Grant
    Filed: April 4, 2007
    Date of Patent: March 2, 2010
    Assignees: Alcatel-Lucent USA Inc., Rutgers, The State University of New Jersey
    Inventors: Ernst Bucher, Michael E. Gershenson, Christian Kloc, Vitaly Podzorov
  • Publication number: 20100027319
    Abstract: A resistance change element including a first electrode; a second electrode; and an oxide film, including an oxide of the first electrode, formed at sides of the first electrode and sandwiched between the first electrode and the second electrode in a plurality of regions, wherein at least one of the regions includes a resistance part whose resistance value changes in accordance with a voltage applied to the first and second electrodes.
    Type: Application
    Filed: July 29, 2009
    Publication date: February 4, 2010
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Hideyuki NOSHIRO
  • Publication number: 20100022041
    Abstract: The present invention provides a thin film transistor array panel comprising an insulating substrate; a gate line formed on the insulating substrate; a gate insulating layer formed on the gate line; a drain electrode and a data line having a source electrode formed on the gate insulating layer, the drain electrode being adjacent to the source electrode with a gap therebetween; and a pixel electrode coupled to the drain electrode, wherein at least one of the gate line, the data line, and the drain electrode comprises a first conductive layer comprising a conductive oxide and a second conductive layer comprising copper (Cu).
    Type: Application
    Filed: October 8, 2009
    Publication date: January 28, 2010
    Inventors: Je-Hun LEE, Yang-Ho Bae, Beom-Seok Cho, Chang-Oh Jeong
  • Publication number: 20100006810
    Abstract: Provided are a memory device formed using one or more source materials not containing hydrogen as a constituent element and a method of manufacturing the memory device.
    Type: Application
    Filed: June 25, 2009
    Publication date: January 14, 2010
    Inventors: Kihwan KIM, Youngsoo PARK, Junghyun LEE, Changjung KIM, Bosoo Kang
  • Publication number: 20100008128
    Abstract: An object of the present invention is to provide a resistive nonvolatile memory element having an electric current path which can be realized by a simple and convenient process, and capable of allowing for micro-fabrication. The resistive nonvolatile memory element of the present invention includes first electrode 203, oxide semiconductor layer 204a which is formed on the first electrode 203 and the resistance of which is altered depending on the applied voltage, metal nanoparticles 204b having a diameter of between 2 nm and 10 nm arranged on the oxide semiconductor layer 204a, tunnel barrier layer 204c formed on the oxide semiconductor layer 204a and on the metal nanoparticles 204b, and second electrode 206 formed on the tunnel barrier layer 204c, in which the metal nanoparticles 204b are in contact with the oxide semiconductor layer 204a.
    Type: Application
    Filed: September 2, 2009
    Publication date: January 14, 2010
    Applicant: PANASONIC CORPORATION
    Inventors: Shigeo YOSHII, Ichiro YAMASHITA
  • Publication number: 20100003782
    Abstract: A method of forming a non-volatile resistive oxide memory cell includes forming a first conductive electrode of the memory cell as part of a substrate. Metal oxide-comprising material is formed over the first conductive electrode. Etch stop material is deposited over the metal oxide-comprising material. Conductive material is deposited over the etch stop material. A second conductive electrode of the memory cell which comprises the conductive material received is formed over the etch stop material. Such includes etching through the conductive material to stop relative to the etch stop material and forming the non-volatile resistive oxide memory cell to comprise the first and second conductive electrodes having both the metal oxide-comprising material and the etch stop material therebetween. Other implementations are contemplated.
    Type: Application
    Filed: July 2, 2008
    Publication date: January 7, 2010
    Inventors: Nishant Sinha, John Smythe, Bhaskar Srinivasan, Gurtej Sandhu, Neil Greeley, Kunal Parekh
  • Publication number: 20090321711
    Abstract: A nonvolatile memory element (20) of the present invention comprises a resistance variable element (14) and a diode (18) which are formed on a substrate (10) such that the resistance variable element (14) has a resistance variable layer (11) sandwiched between a lower electrode (12) and an upper electrode (13), and the diode (18) which is connected in series with the resistance variable element (14) in the laminating direction and has an insulating layer or semiconductor layer (15) sandwiched between a first electrode (16) at the lower side and a second electrode (17) at the upper side. The resistance variable layer (11) is embedded in a first contact hole (21) formed on the lower electrode (12).
    Type: Application
    Filed: September 21, 2007
    Publication date: December 31, 2009
    Inventors: Takeshi Takagi, Takumi Mikawa
  • Publication number: 20090302296
    Abstract: ALD processing techniques for forming non-volatile resistive-switching memories are described. In one embodiment, a method includes forming a first electrode on a substrate, maintaining a pedestal temperature for an atomic layer deposition (ALD) process of less than 100° Celsius, forming at least one metal oxide layer over the first electrode, wherein the forming the at least one metal oxide layer is performed using the ALD process using a purge duration of less than 20 seconds, and forming a second electrode over the at least one metal oxide layer.
    Type: Application
    Filed: June 4, 2009
    Publication date: December 10, 2009
    Inventors: Nobi Fuchigami, Pragati Kumar, Prashant Phatak
  • Publication number: 20090283736
    Abstract: A nonvolatile memory element comprises a first electrode layer (103), a second electrode (107), and a resistance variable layer (106) which is disposed between the first electrode layer (103) and the second electrode layer (107), a resistance value of the resistance variable layer varying reversibly according to electric signals having different polarities which are applied between the electrodes (103), (107), wherein the resistance variable layer (106) has a first region comprising a first oxygen-deficient tantalum oxide having a composition represented by TaOx (0<x<2.5) and a second region comprising a second oxygen-deficient tantalum oxide having a composition represented by TaOy (x<y<2.5), the first region and the second region being arranged in a thickness direction of the resistance variable layer.
    Type: Application
    Filed: March 26, 2008
    Publication date: November 19, 2009
    Inventors: Yoshihiko Kanzawa, Koji Katayama, Satoru Fujii, Shunsaku Muraoka, Koichi Osano, Satoru Mitani, Ryoko Miyanaga, Takeshi Takagi, Kazuhlko Shimakawa
  • Publication number: 20090278110
    Abstract: Non-volatile resistive-switching memories formed using anodization are described. A method for forming a resistive-switching memory element using anodization includes forming a metal containing layer, anodizing the metal containing layer at least partially to form a resistive switching metal oxide, and forming a first electrode over the resistive switching metal oxide. In some examples, an unanodized portion of the metal containing layer may be a second electrode of the memory element.
    Type: Application
    Filed: May 8, 2009
    Publication date: November 12, 2009
    Inventors: Alexander Gorer, Prashant Phatak, Tony Chiang, Igor Ivanov
  • Publication number: 20090275168
    Abstract: The present invention, in one embodiment, provides a memory device that includes a phase change memory cell; a first electrode; and a layer of filamentary resistor material positioned between the phase change memory cell and the first electrode, wherein at least one bistable conductive filamentary pathway is present in at least a portion of the layer of filamentary resistor material that provides electrical communication between the phase change memory cell and the first electrode.
    Type: Application
    Filed: July 10, 2009
    Publication date: November 5, 2009
    Applicant: International Business Machines Corporation
    Inventors: Matthew J. Breitwisch, Roger W. Cheek, Eric A. Joseph, Chung H. Lam, Alejandro G. Schrott, Gerhard Ingmar Meijer
  • Publication number: 20090262175
    Abstract: Provided are a heat generation sheet and a method of fabricating the same. The heat generation sheet includes: a base comprising first and second sides; a heat generation layer which is formed in at least one region of the first side of the base and in which a plurality of conductive nanoparticles are physically necked; a protective layer protecting the heat generation layer; and an electric feeding part supplying power to the heat generation layer. The heat generation layer is formed by coating and heat treating a nanoparticle dispersion solution.
    Type: Application
    Filed: February 10, 2009
    Publication date: October 22, 2009
    Applicant: Korea University Industrial & Academic Collaboration Foundation
    Inventors: Sangsig Kim, Kyoungah Cho, Kiju Im
  • Publication number: 20090261325
    Abstract: A metallic oxide semiconductor device with high performance and small variations. It is a field effect transistor using a metallic oxide film for the channel, which includes a channel region and a source region and comprises a drain region with a lower oxygen content than the channel region in the metallic oxide, in which the channel region exhibits semiconductor characteristics and the oxygen content decreases with depth below the surface.
    Type: Application
    Filed: April 14, 2009
    Publication date: October 22, 2009
    Inventors: Tetsufumi Kawamura, Takeshi Sato, Mutsuko Hatano, Hiroyuki Uchiyama
  • Publication number: 20090236581
    Abstract: A resistance memory element which memorizes a high resistance state and a low resistance state and is switched between the high resistance state and the low resistance state by an application of a voltage includes a first electrode layer of titanium nitride film, a resistance memory layer formed on the first electrode layer and formed of titanium oxide having a crystal structure of rutile phase, and a second electrode layer formed on the resistance memory layer.
    Type: Application
    Filed: May 28, 2009
    Publication date: September 24, 2009
    Applicant: FUJITSU LIMITED
    Inventors: Chikako Yoshida, Hideyuki Noshiro, Takashi Iiduka
  • Patent number: 7544536
    Abstract: (1) A metal oxide dispersion for a dye-sensitized solar cell, which contains metal oxide fine particles, a binder composed of a polymer compound having an action to bind to the fine particles and a solvent; (2) a method for producing a photoactive electrode for a dye-sensitized solar cell by coating a dispersion containing the above-mentioned binder and metal oxide fine particles on a sheet-shaped electrode; (3) a photoactive electrode for a dye-sensitized solar cell, obtained by the method, which electrode has metal oxide containing the above-mentioned binder and metal oxide fine particles; and (4) a dye-sensitized solar cell with the above-mentioned photoactive electrode.
    Type: Grant
    Filed: November 28, 2006
    Date of Patent: June 9, 2009
    Assignee: Showa Denko K.K.
    Inventors: Katsumi Murofushi, Kunio Kondo, Ryusuke Sato
  • Publication number: 20090086527
    Abstract: Provided are a non-volatile memory device having a threshold switching resistor, a memory array including the non-volatile memory device, and methods of manufacturing the same. A non-volatile memory device having a threshold switching resistor may include a first resistor having threshold switching characteristics, an intermediate electrode on the first resistor, and a second resistor having at least two resistance characteristics on the intermediate electrode.
    Type: Application
    Filed: March 6, 2008
    Publication date: April 2, 2009
    Inventors: Myoung-jae Lee, Young-soo Park, Chang-burn Lee
  • Publication number: 20080278990
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed in one or more layers on an integrated circuit. Each memory element may have a first conductive layer, a metal oxide layer, and a second conductive layer. Electrical devices such as diodes may be coupled in series with the memory elements. The first conductive layer may be formed from a metal nitride. The metal oxide layer may contain the same metal as the first conductive layer. The metal oxide may form an ohmic contact or a Schottky contact with the first conductive layer. The second conductive layer may form an ohmic contact or a Schottky contact with the metal oxide layer. The first conductive layer, the metal oxide layer, and the second conductive layer may include sublayers. The second conductive layer may include an adhesion or barrier layer and a workfunction control layer.
    Type: Application
    Filed: May 2, 2008
    Publication date: November 13, 2008
    Inventors: Pragati Kumar, Sandra G. Malhotra, Sean Barstow, Tony Chiang