For Etching, E.g., Sputter Etching (epo) Patents (Class 257/E21.332)
-
Patent number: 9040424Abstract: A single crystal silicon etching method includes providing a single crystal silicon substrate having at least one trench therein. The single crystal silicon substrate is exposed to an anisotropic etchant that undercuts the single crystal silicon. By controlling the length of the etch, single crystal silicon islands or smooth vertical walls in the single crystal silicon may be created.Type: GrantFiled: March 9, 2012Date of Patent: May 26, 2015Assignee: MICRON TECHNOLOGY, INC.Inventors: Janos Fucsko, David H. Wells, Patrick Flynn, Whonchee Lee
-
Patent number: 8841217Abstract: In one implementation, a chemical sensor is described. The chemical sensor includes a chemically-sensitive field effect transistor including a floating gate conductor having an upper surface. A dielectric material defines an opening extending to the upper surface of the floating gate conductor. A conductive element on a sidewall of the opening and extending over an upper surface of the dielectric material.Type: GrantFiled: March 13, 2013Date of Patent: September 23, 2014Assignee: Life Technologies CorporationInventors: Keith Fife, James Bustillo, Jordan Owens
-
Patent number: 8729707Abstract: A method of manufacturing a semiconductor device includes forming an insulating film over a semiconductor substrate, forming a capacitor including a lower electrode, a capacitor dielectric film including a ferroelectric material, and an upper electrode over the insulating film, forming a first protective insulating film over a side surface and upper surface of the capacitor by a sputtering method, and forming a second protective insulating film over the first protective insulating film by an atomic layer deposition method.Type: GrantFiled: October 4, 2012Date of Patent: May 20, 2014Assignee: Fujitsu Semiconductor LimitedInventor: Wensheng Wang
-
Patent number: 8362553Abstract: A method includes forming elongate structures on a first substrate, such that the material composition of each elongate structure varies along its length so as to define first and second physically different sections in the elongate structures. First and second physically different devices are then defined in the elongate structures. Alternatively, the first and second physically different sections may be defined in the elongate structures after they have been fabricated. The elongate structures may be encapsulated and transferred to a second substrate. The invention provides an improved method for the formation of a circuit structure that requires first and second physically different devices to be provided on a common substrate. In particular, only one transfer step is necessary.Type: GrantFiled: April 12, 2011Date of Patent: January 29, 2013Assignee: Sharp Kabushiki KaishaInventors: Thomas Heinz-Helmut Altebaeumer, Stephen Day, Jonathan Heffernan
-
Publication number: 20120264247Abstract: Various embodiments of the present disclosure pertain to separating nitride films from growth substrates by selective photo-enhanced wet oxidation. In one aspect, a method may transform a portion of a III-nitride structure that bonds with a first substrate structure into a III-oxide layer by selective photo-enhanced wet oxidation. The method may further separate the first substrate structure from the III-nitride structure.Type: ApplicationFiled: April 14, 2011Publication date: October 18, 2012Applicant: OPTO TECH CORPORATIONInventors: Lung-Han Peng, Jeng-Wei Yu, Po-Chun Yeh
-
Publication number: 20120214314Abstract: A method for manufacturing a semiconductor structure comprising complementary bipolar transistors, wherein for manufacture of a PNP-type structure, an emitter layer having a surface oxide layer is present on top of an NPN-type structure, the emitter layer comprising lateral and vertical surfaces, and wherein for removal of the oxide layer, an ion etching step is applied, wherein for the on etching step a plasma for providing ions is generated in a vacuum chamber by RF coupling and the generated ions are accelerated by an acceleration voltage between the plasma and a wafer comprising the semiconductor structure, and wherein the plasma generation and the ion acceleration are controlled independently from each otherType: ApplicationFiled: February 21, 2012Publication date: August 23, 2012Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Thomas SCHARNAGL, Berthold STAUFER
-
Publication number: 20120214267Abstract: The present invention relates to a novel method for roughening an epitaxy structure layer, including: providing an epitaxy structure layer; and etching a surface of the epitaxy structure layer by an excimer laser having an energy density of 1000 mJ/cm2 or less to form a roughened surface. In addition, the present invention further provides a method for manufacturing a light-emitting diode having a roughened surface. Accordingly, the present invention can resolve the conventional problems of process complexity, time consumption and high cost.Type: ApplicationFiled: June 21, 2011Publication date: August 23, 2012Applicant: National Cheng Kung UniversityInventors: Shui-Jinn WANG, Wei-Chi Lee
-
Publication number: 20120164838Abstract: The present application discloses provides a method for planarizing an interlayer dielectric layer, comprising the steps of: providing a multilayer structure including at least one sacrificial layer and at least one insulating layer under the sacrificial layer on the semiconductor substrate and the first gate stack, performing a first RIE on the multilayer structure, in which a reaction chamber pressure is controlled in such a manner that an etching rate of the portion of the at least one sacrificial layer at a center of a wafer is higher than that at an edge of the wafer, so as to obtain a concave etching profile; performing a second RIE on the multilayer structure to completely remove the sacrificial layer and a part of the insulating layer, so as to obtain the insulating layer having a planar surface which serves as an interlayer dielectric layer.Type: ApplicationFiled: February 17, 2011Publication date: June 28, 2012Applicant: Institute of Microelectronics, Chinese Academy of SciencesInventors: Huaxiang Yin, Qiuxia Xu, Lingkuan Meng, Tao Yang, Dapeng Chen
-
Patent number: 8198177Abstract: Seeds are implanted in a regular pattern upon an undersubstrate. An AlxInyGa1-x-yN (0?x?1, 0?y?1, 0<x+y?1) mixture crystal is grown on the seed implanted undersubstrate by a facet growth method. The facet growth makes facet pits above the seeds. The facets assemble dislocations to the pit bottoms from neighboring regions and make closed defect accumulating regions (H) under the facet bottoms. The closed defect accumulating regions (H) arrest dislocations permanently. Release of dislocations, radial planar defect assemblies and linear defect assemblies are forbidden. The surrounding accompanying low dislocation single crystal regions (Z) and extra low dislocation single crystal regions (Y) are low dislocation density single crystals.Type: GrantFiled: October 25, 2011Date of Patent: June 12, 2012Assignee: Sumitomo Electric Industries, Ltd.Inventors: Seiji Nakahata, Ryu Hirota, Kensaku Motoki, Takuji Okahisa, Kouji Uematsu
-
Patent number: 8048754Abstract: An object is to provide a single crystal semiconductor layer with extremely favorable characteristics without performing CMP treatment or heat treatment at high temperature. Further, an object is to provide a semiconductor substrate (or an SOI substrate) having the above single crystal semiconductor layer. A first single crystal semiconductor layer is formed by a vapor-phase epitaxial growth method on a surface of a second single crystal semiconductor layer over a substrate; the first single crystal semiconductor layer and a base substrate are bonded to each other with an insulating layer interposed therebetween; and the first single crystal semiconductor layer and the second single crystal semiconductor layer are separated from each other at an interface therebetween so as to provide the first single crystal semiconductor layer over the base substrate with the insulating layer interposed therebetween. Thus, an SOI substrate can be manufactured.Type: GrantFiled: September 23, 2009Date of Patent: November 1, 2011Assignee: Semiconductor Energy Laboratory Co., Ltd.Inventors: Akihisa Shimomura, Fumito Isaka, Sho Kato, Takashi Hirose
-
Patent number: 8026176Abstract: A technique for embedding metal in a microscopic recess provided in the surface of a process object, such as a semiconductor wafer, by plasma sputtering. A film forming step and a diffusion step are alternately performed a plurality of times. The film forming step deposits a small amount of metal film in the recess. The diffusion step moves the deposited metal film towards the bottom portion of the recess. In the film forming step, bias power to be applied to a stage for supporting the wafer is set to a value ensuring that, on the surface of the wafer, the rate of metal deposition due to the drawing-in of metal particles is substantially equal to the rate of the sputter etching by plasma. In the diffusion step, the wafer is maintained at a temperature which permits occurrence of surface diffusion of the metal film deposited in the recess.Type: GrantFiled: February 9, 2007Date of Patent: September 27, 2011Assignee: Tokyo Electron LimitedInventors: Takashi Sakuma, Taro Ikeda, Osamu Yokoyama, Tsukasa Matsuda, Tatsuo Hatano, Yasushi Mizusawa
-
Publication number: 20110198739Abstract: A semiconductor device manufacturing method prevents the occurrence of a short-circuit between leads caused by peeling-off of residual resin formed on lead side faces or lead lower portions. A laser beam is radiated a plurality of times from a main surface side of leads and also a plurality of times from a back surface side of the leads to intra-dam resin formed in a dam portion, the dam portion being enclosed with adjacent leads, a dam bar and a sealing body, thereby removing all the intra-dam resin formed on lead side faces and lead lower portions. The laser beam radiation of the intra-dam resin may leave behind a sealing body-side resin portion and a projecting resin portion which projects outwardly from the sealing body.Type: ApplicationFiled: February 10, 2011Publication date: August 18, 2011Applicant: Renesas Electronics CorporationInventors: Tomoji Amanai, Toshiyuki Okabe
-
Patent number: 7985667Abstract: A method for patterning a semiconductor device includes forming a lower electrode conductive layer over a substrate, forming a stack structure including a lower electrode conductive layer, a first ferromagnetic layer, an insulation layer and a second ferromagnetic layer over a substrate, forming an upper electrode conductive layer used as a first hard mask over the stack structure, forming a second hard mask layer over the upper electrode conductive layer, selectively etching the second hard mask layer to form a second hard mask pattern, etching the upper electrode conductive layer using the second hard mask pattern as an etch barrier to form an upper electrode, and etching the stack structure including the lower electrode conductive layer, the first ferromagnetic layer, the insulation layer and the second ferromagnetic layer by at least using the upper electrode as an etch barrier.Type: GrantFiled: June 26, 2009Date of Patent: July 26, 2011Assignee: Hynix Semiconductor Inc.Inventor: Sang-Hoon Cho
-
Patent number: 7977252Abstract: The method for forming wavelike coherent nanostructures by irradiating a surface of a material by a homogeneous flow of ions is disclosed. The rate of coherency is increased by applying preliminary preprocessing steps.Type: GrantFiled: March 21, 2006Date of Patent: July 12, 2011Assignee: Wostec, Inc.Inventors: Valery K. Smirnov, Dmitry S. Kibalov
-
Patent number: 7947548Abstract: A method includes forming elongate structures (5) on a first substrate (3), such that the material composition of each elongate structure (7) varies along its length so as to define first and second physically different sections in the elongate structures. First and second physically different devices (1, 2) are then defined in the elongate structures. Alternatively, the first and second physically different sections may be defined in the elongate structures after they have been fabricated. The elongate structures may be encapsulated and transferred to a second substrate (7). The invention provides an improved method for the formation of a circuit structure that requires first and second physically different devices (1,2) to be provided on a common substrate. In particular, only one transfer step is necessary.Type: GrantFiled: March 30, 2009Date of Patent: May 24, 2011Assignee: Sharp Kabushiki KaishaInventors: Thomas Heinz-Helmut Altebaeumer, Stephen Day, Jonathan Heffernan
-
Patent number: 7932159Abstract: The present invention relates to flash memory devices and a method of fabricating the same. In an aspect of the present invention, the flash memory device includes trenches formed in a semiconductor substrate and having a step at their lower portion, a tunnel insulating layer formed in an active region of the semiconductor substrate, first conductive layers formed on the tunnel insulating layer, an isolation layer gap-filling between the trenches and the first conductive layers, and a second conductive layer formed on the first conductive layer and having one side partially overlapping with the isolation layers.Type: GrantFiled: November 10, 2010Date of Patent: April 26, 2011Assignee: Hynix Semiconductor Inc.Inventor: Cha Deok Dong
-
Patent number: 7910419Abstract: A method for making a transistor with self-aligned gate and ground plane includes forming a stack, on one face of a semi-conductor substrate, the stack including an organometallic layer and a dielectric layer. The method also includes exposing a part of the organometallic layer, a portion of the organometallic layer different to the exposed part being protected from the electron beams by a mask, the shape and the dimensions of a section, in a plane parallel to the face of the substrate, of the gate of the transistor being substantially equal to the shape and to the dimensions of a section of the organometallic portion in said plane. The method also includes removing the exposed part, and forming dielectric portions in empty spaces formed by the removal of the exposed part of the organometallic layer, around the organometallic portion.Type: GrantFiled: June 11, 2009Date of Patent: March 22, 2011Assignee: Commissariat a l'Energie AtomiqueInventors: Claire Fenouillet-Beranger, Philippe Coronel
-
Patent number: 7884422Abstract: A semiconductor memory including a plurality of cell units arranged in a row direction, each of the cell units includes: a semiconductor region; a first buried insulating film provided on the semiconductor region; a second buried insulating film provided on the first buried insulating film, which has higher dielectric constant than the first buried insulating film; a semiconductor layer provided on the second buried insulating film; and a plurality of memory cell transistors arranged in a column direction, each of the memory cell transistors having a source region, a drain region and a channel region defined in the semiconductor layer.Type: GrantFiled: August 20, 2007Date of Patent: February 8, 2011Assignee: Kabushiki Kaisha ToshibaInventors: Makoto Mizukami, Riichiro Shirota, Fumitaka Arai
-
Patent number: 7727902Abstract: There is provided an underlayer coating that causes no intermixing with photoresist layer, can be formed by a spin-coating method, and can be used as a hard mask in lithography process of manufacture of semiconductor device. Concretely, it is an underlayer coating forming composition used in manufacture of semiconductor device including metal nitride particles having an average particle diameter of 1 to 1000 nm, and an organic solvent. The metal nitride particles contain at least one element selected from the group consisting of titanium, silicon, tantalum, tungsten, cerium, germanium, hafnium, and gallium.Type: GrantFiled: December 22, 2004Date of Patent: June 1, 2010Assignee: Nissan Chemical Industries, Ltd.Inventors: Satoshi Takei, Yasushi Sakaida
-
Patent number: 7700413Abstract: The inventive production method of a compound semiconductor light-emitting device (LED)s wafer comprises a step of forming a protective film on the top and/or bottom surface of a compound semiconductor LEDs wafer, where the devices being regularly and periodically arranged with separation zones being disposed; a step of forming separation grooves by means of laser processing in the separation zones of the surface on which the protective film is formed, while a gas is blown onto a laser-irradiated portion; and a step of removing at least a portion of the protective film, which steps are performed in the above sequence.Type: GrantFiled: April 19, 2005Date of Patent: April 20, 2010Assignee: Showa Denko K.K.Inventor: Katsuki Kusunoki
-
Patent number: 7601571Abstract: A modulator has a transparent substrate with a first surface. At least one interferometric modulator element resides on the first surface. At least one thin film circuit component electrically connected to the element resides on the surface. When more than one interferometric element resides on the first surface, there is at least one thin film circuit component corresponding to each element residing on the first surface. A method of manufacturing interferometric modulators with thin film transistors is also disclosed.Type: GrantFiled: August 10, 2007Date of Patent: October 13, 2009Assignee: IDC, LLCInventors: Clarence Chui, Stephen Zee
-
Patent number: 7416974Abstract: A method of manufacturing a semiconductor device, comprising a first step of forming a layer insulation film on a lower layer wiring provided on a substrate and forming a connection hole in the layer insulation film, a second step of forming an alloy layer composed of a first metallic material constituting the lower layer wiring and a second metallic material different from the first metallic material, on the surface side of the lower layer wiring in the region to be a bottom portion of the connection hole, a third step of sputter-etching the alloy layer, and a fourth step of forming a via in the connection hole in the state of reaching the lower layer wiring; and the semiconductor device.Type: GrantFiled: November 22, 2005Date of Patent: August 26, 2008Assignee: Sony CorporationInventor: Shinichi Arakawa
-
Publication number: 20080179404Abstract: A transponder chip module is recessed into the surface of a substrate, end portions of an antenna wire are held in place on terminal areas of the chip module by a patch which may be transparent to allow laser bonding of the wire to the terminal areas. A cover may be disposed over everything. Conductive glue or a solderable material may be used to connect the wire to the terminal areas. A recess for the chip module, and a channel for the antenna wire may be formed by laser ablation. The substrate may be Teslin™, PET/PETE or Polycarbonate. The antenna wire may have a diameter of 60 ?m. A synthetic cushion material may be provided beneath the transponder chip module.Type: ApplicationFiled: March 10, 2008Publication date: July 31, 2008Applicant: Advanced Microelectronic and Automation Technology Ltd.Inventor: David Finn
-
Patent number: 7091125Abstract: A method for structuring an electrode, such as, for example, a cathode and/or an anode, for an organic light-emitting display by ablating the electrodes using a laser beam. An apparatus using the method for structuring an electrode is also provided. The laser beam is expanded to cover at least one target portion of each electrode to be ablated. A method for repairing an organic light-emitting display using the method and apparatus is also provided.Type: GrantFiled: August 7, 2003Date of Patent: August 15, 2006Assignee: Samsung SDI Co., Ltd.Inventors: Humbs Werner, Schrader Thomas