With Buried Channel (epo) Patents (Class 257/E29.27)
-
Patent number: 9018678Abstract: The present invention concerns a method for forming a Semiconductor-On-Insulator structure that includes a semiconductor layer of III/V material by growing a relaxed germanium layer on a donor substrate; growing at least one layer of III/V material on the layer of germanium; forming a cleaving plane in the relaxed germanium layer; transferring a cleaved part of the donor substrate to a support substrate, with the cleaved part being a part of the donor substrate cleaved at the cleaving plane that includes the at least one layer of III/V material. The present invention also concerns a germanium on III/V-On-Insulator structure, an N Field-Effect Transistor (NFET), a method for manufacturing an NFET, a P Field-Effect Transistor (PFET), and a method for manufacturing a PFET.Type: GrantFiled: February 17, 2012Date of Patent: April 28, 2015Assignee: SoitecInventors: Nicolas Daval, Bich-Yen Nguyen, Cecile Aulnette, Konstantin Bourdelle
-
Patent number: 8963242Abstract: A power semiconductor device includes first to fifth electrodes, first to sixth semiconductor layers, and several first pillar layers. The first semiconductor layer is formed on the first electrode. The second semiconductor layer is formed on the first semiconductor layer. Several first pillar layers are arranged parallel with the second semiconductor layer. The third and fourth semiconductor layers are formed on the second semiconductor layer. The fourth electrode is formed on the first pillar layer adjacent to the third semiconductor layer. The fifth electrode is formed on the first pillar layer adjacent to the fourth semiconductor layer. The concentration of dopant of the first pillar layer positioning between the first pillar layer under the fourth electrode and the first pillar layer under the fifth electrode is lower than the concentration of dopant of the first pillar layer under the fourth electrode and the first pillar layer under the fifth electrode.Type: GrantFiled: March 6, 2013Date of Patent: February 24, 2015Assignee: Kabushiki Kaisha ToshibaInventor: Wataru Saito
-
Patent number: 8866222Abstract: A semiconductor device includes a semiconductor body and a source metallization arranged on a first surface of the body. The body includes: a first semiconductor layer including a compensation-structure; a second semiconductor layer adjoining the first layer, comprised of semiconductor material of a first conductivity type and having a doping charge per horizontal area lower than a breakdown charge per area of the semiconductor material; a third semiconductor layer of the first conductivity type adjoining the second layer and comprising at least one of a self-charging charge trap, a floating field plate and a semiconductor region of a second conductivity type forming a pn-junction with the third layer; and a fourth semiconductor layer of the first conductivity type adjoining the third layer and having a maximum doping concentration higher than that of the third layer. The first semiconductor layer is arranged between the first surface and the second semiconductor layer.Type: GrantFiled: February 28, 2013Date of Patent: October 21, 2014Assignee: Infineon Technologies Austria AGInventors: Hans Weber, Stefan Gamerith, Franz Hirler
-
Patent number: 8796748Abstract: Transistors, methods of manufacturing thereof, and image sensor circuits are disclosed. In one embodiment, a transistor includes a buried channel disposed in a workpiece, a gate dielectric disposed over the buried channel, and a gate layer disposed over the gate dielectric. The gate layer comprises an I shape in a top view of the transistor.Type: GrantFiled: August 8, 2012Date of Patent: August 5, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Fredrik Ramberg, Tse-Hua Lu, Tsun-Lai Hsu, Victor Chiang Liang, Chi-Feng Huang, Yu-Lin Wei, Shu Fang Fu
-
Patent number: 8786013Abstract: A method of forming a device is disclosed. A substrate defined with a device region is provided. A buried doped region is formed in the substrate in the device region. A gate is formed in a trench in the substrate in the device region. A channel of the device is disposed on a sidewall of the trench. The buried doped region is disposed below the gate. A distance from the buried doped region to the channel is a drift length LD of the device. A surface doped region is formed adjacent to the gate.Type: GrantFiled: July 10, 2013Date of Patent: July 22, 2014Assignee: Globalfoundries Singapore Pte. Ltd.Inventors: Shajan Mathew, Purakh Raj Verma
-
Patent number: 8772110Abstract: In a semiconductor device, a thin wall oxide film formed over sidewalls of an active region is formed, and a portion of the wall oxide film adjacent to a gate region is removed. A gate insulating film is formed where the portion of wall oxide film was removed to prevent a parasitic transistor from being generated by the wall oxide film.Type: GrantFiled: December 20, 2012Date of Patent: July 8, 2014Assignee: SK Hynix Inc.Inventor: Seung Joo Baek
-
Patent number: 8692321Abstract: A semiconductor device includes a trench defined by etching a semiconductor substrate including a device isolation film and an active region, an active region protruded from a side and bottom of the trench, and a gate electrode surrounding the active region simultaneously while being buried in the trench.Type: GrantFiled: December 20, 2012Date of Patent: April 8, 2014Assignee: SK Hynix Inc.Inventor: Seong Wan Ryu
-
Patent number: 8680624Abstract: Methods and devices are provided for fabricating a semiconductor device having barrier regions within regions of insulating material resulting in outgassing paths from the regions of insulating material. A method comprises forming a barrier region within an insulating material proximate the isolated region of semiconductor material and forming a gate structure overlying the isolated region of semiconductor material. The barrier region is adjacent to the isolated region of semiconductor material, resulting in an outgassing path within the insulating material.Type: GrantFiled: June 4, 2012Date of Patent: March 25, 2014Assignee: GLOBALFOUNDRIES, Inc.Inventors: Man Fai Ng, Bin Yang
-
Patent number: 8669163Abstract: A semiconductor device includes a channel region; a gate dielectric over the channel region; a gate electrode over the gate dielectric; and a first source/drain region adjacent the gate dielectric. The first source/drain region is of a first conductivity type. At least one of the channel region and the first source/drain region includes a superlattice structure. The semiconductor device further includes a second source/drain region on an opposite side of the channel region than the first source/drain region. The second source/drain region is of a second conductivity type opposite the first conductivity type. At most, one of the first source/drain region and the second source/drain region comprises an additional superlattice structure.Type: GrantFiled: October 5, 2010Date of Patent: March 11, 2014Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Krishna Kumar Bhuwalka, Ching-Ya Wang, Ken-Ichi Goto, Wen-Chin Lee, Carlos H. Diaz
-
Patent number: 8642430Abstract: Processes for preparing a stressed semiconductor wafer and processes for preparing devices including a stressed semiconductor wafer are provided herein. An exemplary process for preparing a stressed semiconductor wafer includes providing a semiconductor wafer of a first material having a first crystalline lattice constant. A stressed crystalline layer of a second material having a different lattice constant from the first material is pseudomorphically formed on a surface of the semiconductor wafer. A first via is etched through the stressed crystalline layer and at least partially into the semiconductor wafer to release stress in the stressed crystalline layer adjacent the first via, thereby transferring stress to the semiconductor wafer and forming a stressed region in the semiconductor wafer. The first via in the semiconductor wafer is filled with a first filler material to impede dissipation of stress in the semiconductor wafer.Type: GrantFiled: April 9, 2012Date of Patent: February 4, 2014Assignee: Globalfoundries, Inc.Inventors: Stefan Flachowsky, Thilo Scheiper
-
Patent number: 8598627Abstract: An n-layer is arranged above a substrate, which can be GaAs, and a p-layer (4) is arranged on the n-layer. The p-layer is separated by a gate electrode into two separate portions forming source and drain. The gate electrode is insulated from the semiconductor material by a gate dielectric. Source/drain contacts are electrically conductively connected with the portions of the p-layer.Type: GrantFiled: November 12, 2009Date of Patent: December 3, 2013Assignee: EPCOS AGInventor: Léon C. M. van den Oever
-
Publication number: 20130299906Abstract: A buried-channel field-effect transistor includes a semiconductor layer formed on a substrate. The semiconductor layer includes doped source and drain regions and an undoped channel region. the transistor further includes a gate dielectric formed over the channel region and partially overlapping the source and drain regions; a gate formed over the gate dielectric; and a doped shielding layer between the gate dielectric and the semiconductor layer.Type: ApplicationFiled: May 18, 2012Publication date: November 14, 2013Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: KANGGUO CHENG, Ali Khakifirooz, Pranita Kulkarni, Tak H. Ning
-
Patent number: 8541773Abstract: The present disclosure relates to the fabrication of microelectronic devices having at least one negative differential resistance device formed therein. In at least one embodiment, the negative differential resistance devices may be formed utilizing quantum wells. Embodiments of negative differential resistance devices of present description may achieve high peak drive current to enable high performance and a high peak-to-valley current ratio to enable low power dissipation and noise margins, which allows for their use in logic and/or memory integrated circuitry.Type: GrantFiled: May 2, 2011Date of Patent: September 24, 2013Assignee: Intel CorporationInventor: Ravi Pillarisetty
-
Patent number: 8476697Abstract: A silicon carbide power MOSFET having a drain region of a first conductivity type, a base region of a second conductivity type above the drain region, and a source region of the first conductivity type adjacent an upper surface of the base region, the base region including a channel extending from the source region through the base region adjacent a gate interface surface thereof, the channel having a length less than approximately 0.6 ?m, and the base region having a doping concentration of the second conductivity type sufficiently high that the potential barrier at the source end of the channel is not lowered by the voltage applied to the drain. The MOSFET includes self-aligned base and source regions as well as self-aligned ohmic contacts to the base and source regions.Type: GrantFiled: March 12, 2012Date of Patent: July 2, 2013Assignee: Purdue Research FoundationInventors: James A. Cooper, Maherin Matin
-
Publication number: 20120280210Abstract: The present disclosure relates to the fabrication of microelectronic devices having at least one negative differential resistance device formed therein. In at least one embodiment, the negative differential resistance devices may be formed utilizing quantum wells. Embodiments of negative differential resistance devices of present description may achieve high peak drive current to enable high performance and a high peak-to-valley current ratio to enable low power dissipation and noise margins, which allows for their use in logic and/or memory integrated circuitry.Type: ApplicationFiled: May 2, 2011Publication date: November 8, 2012Inventor: Ravi Pillarisetty
-
Patent number: 8299546Abstract: A method of forming a semiconductor device is provided, in which extension regions are formed atop the substrate in a vertical orientation. In one embodiment, the method includes providing a semiconductor substrate doped with a first conductivity dopant. Raised extension regions are formed on first portions of the semiconductor substrate that are separated by a second portion of the semiconductor substrate. The raised extension regions have a first concentration of a second conductivity dopant. Raised source regions and raised drain regions are formed on the raised extension regions. The raised source regions and the raised drain regions each have a second concentration of the second conductivity dopant, wherein the second concentration is greater than the first concentration. A gate structure is formed on the second portion of the semiconductor substrate.Type: GrantFiled: March 25, 2010Date of Patent: October 30, 2012Assignee: International Business Machines CorporationInventors: Zhibin Ren, Kevin K. Chan, Chung-Hsun Lin, Xinhui Wang
-
Patent number: 8283733Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.Type: GrantFiled: November 5, 2010Date of Patent: October 9, 2012Assignee: Promos Technologies Pte. Ltd.Inventors: Zhong Dong, Ching-Hwa Chen
-
Patent number: 8258579Abstract: A stressed semiconductor using carbon is provided. At least one carbon layer containing diamond is formed either below a semiconductor layer or above a semiconductor device. The carbon layer induces stress in the semiconductor layer, thereby increasing carrier mobility in the device channel region. The carbon layer may be selectively formed or patterned to localize the induced stress.Type: GrantFiled: July 12, 2010Date of Patent: September 4, 2012Assignee: Intel CorporationInventors: Kramadhati V. Ravi, Brian S. Doyle
-
Patent number: 8253177Abstract: A semiconductor device, such as a PMOS or an NMOS transistor, having a stressed channel region is provided. The semiconductor device is formed by recessing the source/drain regions after forming a gate stack. The substrate is removed under the gate stack. Thereafter, an epitaxial layer is formed under the gate stack and in the source/drain regions. The epitaxial layer may be doped in the source/drain regions. In an embodiment, a lower portion of the epitaxial layer and the epitaxial layer under the gate stack may be doped with a conductivity type opposite of the conductivity type of the source/drain regions. In another embodiment of the present invention, a lower portion of the epitaxial layer is left undoped.Type: GrantFiled: February 26, 2010Date of Patent: August 28, 2012Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Ming-Hua Yu, Tai-Chun Huang
-
Patent number: 8253197Abstract: An integrated circuit with a transistor advantageously embodied in a laterally diffused metal oxide semiconductor device having a gate located over a channel region recessed into a semiconductor substrate and a method of forming the same. In one embodiment, the transistor includes a source/drain including a lightly or heavily doped region adjacent the channel region, and an oppositely doped well extending under the channel region and a portion of the lightly or heavily doped region of the source/drain. The transistor also includes a channel extension, within the oppositely doped well, under the channel region and extending under a portion of the lightly or heavily doped region of the source/drain.Type: GrantFiled: August 28, 2009Date of Patent: August 28, 2012Assignee: Enpirion, Inc.Inventors: Ashraf W. Lotfi, William W. Troutman, Douglas Dean Lopata, Tanya Nigam
-
Patent number: 8164145Abstract: A three-dimensional double channel transistor configuration is provided in which a second channel region may be embedded into the body region of the transistor, thereby providing a three-state behavior, which may therefore increase functionality of conventional three-dimensional transistor architectures. The double channel three-dimensional transistors may be used for forming a static RAM cell with a reduced number of transistors, while also providing scalability by taking advantage of the enhanced controllability of FinFETS and nano pipe transistor architectures.Type: GrantFiled: April 17, 2009Date of Patent: April 24, 2012Assignee: GlobalFoundries, Inc.Inventor: Frank Wirbeleit
-
Patent number: 8063403Abstract: An impurity element imparting one conductivity type is included in a layer close to a gate insulating film of layers with high crystallinity, so that a channel formation region is formed not in a layer with low crystallinity which is formed at the beginning of film formation but in a layer with high crystallinity which is formed later in a microcrystalline semiconductor film. Further, the layer including an impurity element is used as a channel formation region. Furthermore, a layer which does not include an impurity element imparting one conductivity type or a layer which has an impurity element imparting one conductivity type at an extremely lower concentration than other layers, is provided between a pair of semiconductor films including an impurity element functioning as a source region and a drain region and the layer including an impurity element functioning as a channel formation region.Type: GrantFiled: March 17, 2011Date of Patent: November 22, 2011Assignee: Semiconductor Energy Laboratory Co., Ltd.Inventors: Hiromichi Godo, Hidekazu Miyairi
-
Publication number: 20110108885Abstract: The object of the present invention is to increase channel current density while a GaN-based field effect transistor operates in a normally-off mode. Provided is a semiconductor device comprising a group 3-5 compound semiconductor channel layer containing nitrogen, an electron supply layer that supplies electrons to the channel layer, a semiconductor layer that is formed on a side of the electron supply layer opposite the side facing the channel layer and that is an intrinsic or n-type group 3-5 compound semiconductor containing nitrogen, and a control electrode that is formed to contact the semiconductor layer or formed with an intermediate layer interposed between itself and the semiconductor layer.Type: ApplicationFiled: March 18, 2009Publication date: May 12, 2011Applicant: Sumitomo Chemical Company LimiteInventors: Hiroyuki Sazawa, Naohiro Nishikawa, Yasuyuki Kurita, Masahiko Hata
-
Publication number: 20110108908Abstract: A fully depleted MOSFET has a semiconductor-on-insulator substrate that includes a substrate material, a BOX positioned on the substrate material, and an active layer positioned on the BOX. The BOX includes a first layer of material with a first dielectric constant and a first thickness and a second layer of material having a second dielectric constant different than the first dielectric constant and a second thickness different than the first thickness. The first layer of material is positioned adjacent the substrate material and the second layer of material is positioned adjacent the active layer. Drain and source regions are formed in the active layer so as to be fully depleted. The drain and source regions are separated by a channel region in the active layer. A gate insulating layer overlies the channel region and a gate stack is positioned on the gate insulating region. It is anticipated that the structure is most useful for channel regions less than 90 nm long.Type: ApplicationFiled: September 29, 2010Publication date: May 12, 2011Inventors: Michael Lebby, Vijit Sabnis, Petar B. Atanackovic
-
Patent number: 7928510Abstract: It is an object of the present invention to provide a manufacturing method of a semiconductor device where a semiconductor element is prevented from being damaged and throughput speed thereof is improved, even in a case of thinning or removing a supporting substrate after forming the semiconductor element over the supporting substrate.Type: GrantFiled: September 18, 2006Date of Patent: April 19, 2011Assignee: Semiconductor Energy Laboratory Co., Ltd.Inventor: Ryosuke Watanabe
-
Patent number: 7902635Abstract: Improved radio frequency gain in a silicon-based bipolar transistor may be provided by adoption of a common-base configuration, preferably together with excess doping of the base to provide extremely low base resistances boosting performance over similar common-emitter designs.Type: GrantFiled: July 11, 2005Date of Patent: March 8, 2011Assignee: Wisconsin Alumni Research FoundationInventors: Zhenqiang Ma, Ningyue Jiang
-
Patent number: 7863682Abstract: A semiconductor device having a junction barrier Schottky diode includes: a SiC substrate; a drift layer on the substrate; an insulation film on the drift layer having an opening in a cell region; a Schottky barrier diode having a Schottky electrode contacting the drift layer through the opening of the insulation film and an ohmic electrode on the substrate; a terminal structure having a RESURF layer surrounding the cell region; and multiple second conductive type layers on an inner side of the RESURF layer. The second conductive type layers and the drift layer provide a PN diode. The Schottky electrode includes a first Schottky electrode contacting the second conductive type layers with ohmic contact and a second Schottky electrode contacting the drift layer with Schottky contact.Type: GrantFiled: March 31, 2008Date of Patent: January 4, 2011Assignee: Denso CorporationInventors: Eiichi Okuno, Takeo Yamamoto
-
Patent number: 7816733Abstract: A semiconductor device having a JBS diode includes: a SiC substrate; a drift layer on the substrate; an insulation film on the drift layer having an opening in a cell region; a Schottky barrier diode having a Schottky electrode contacting the drift layer through the opening and an ohmic electrode on the substrate; a terminal structure having a RESURF layer in the drift layer surrounding the cell region; and multiple second conductive type layers in the drift layer on an inner side of the RESURF layer contacting the Schottky electrode. The second conductive type layers are separated from each other. The second conductive type layers and the drift layer provide a PN diode. Each second conductive type layer has a depth larger than the RESURF layer.Type: GrantFiled: March 31, 2008Date of Patent: October 19, 2010Assignee: DENSO CORPORATIONInventors: Eiichi Okuno, Takeo Yamamoto
-
Patent number: 7816739Abstract: A semiconductor device includes a first semiconductor layer, an n-type/p-type second semiconductor layer, p-type/n-type third semiconductor layers and a first gate electrode. The second semiconductor layer is formed on the first semiconductor layer and has an oxidation rate which is lower than that of the first semiconductor layer. The third semiconductor layers are formed in the second semiconductor layer and have a depth reaching an inner part of the first semiconductor layer. In case that the second and third semiconductor layers are n-type and p-type, respectively, a lattice constant of the second semiconductor layer is less than that of the third semiconductor layer. In case that the second and third semiconductor layers are p-type and n-type, respectively, the lattice constant of the second semiconductor layer is greater than that of the third semiconductor layer. A first gate electrode is formed on the second semiconductor layer.Type: GrantFiled: January 4, 2007Date of Patent: October 19, 2010Assignee: Kabushiki Kaisha ToshibaInventor: Hirohisa Kawasaki
-
Patent number: 7759706Abstract: The present invention provides a solid-state imaging device having an array of unit pixels, each unit pixel including a photoelectric conversion element and an amplifier transistor for amplifying a signal corresponding to charge obtained by photoelectric conversion through the photoelectric conversion element and outputting the resultant signal. The amplifier transistor includes a buried channel MOS transistor. According to the present invention, 1/f noise can be basically reduced.Type: GrantFiled: October 18, 2005Date of Patent: July 20, 2010Assignee: Sony CorporationInventors: Kazuichiro Itonaga, Suzunori Endo, Ikuo Yoshihara
-
Patent number: 7741180Abstract: A method of manufacturing a semiconductor device includes forming a plurality of recesses in a semiconductor substrate, forming a gate insulating film in the plurality of recesses, and a plurality of gate electrodes on the gate insulating film in the plurality of recesses, forming an insulating layer on the semiconductor substrate and the plurality of gate electrodes, forming a plurality of contact holes in the insulating layer, the contact holes being formed between adjacent ones of the plurality of gate electrodes, implanting a first impurity into the semiconductor substrate through the plurality of contact holes to form each of source and drain regions in contact with the gate insulating film.Type: GrantFiled: December 8, 2008Date of Patent: June 22, 2010Assignee: Elpida Memory, Inc.Inventor: Yasushi Yamazaki
-
Patent number: 7700429Abstract: A method for forming a fin transistor includes forming a fin active region, depositing a thin layer doped with impurities over a semiconductor substrate, and forming a channel by diffusing the impurities into the fin active region of the fin transistor. In detail of the fin transistor formation, a fin active region is formed, and a patterned pad nitride layer is formed over the fin active region. A thin layer containing boron is deposited over the fin active region and isolation regions. Boron in the thin layer is diffused into the fin active region to form a channel.Type: GrantFiled: June 29, 2006Date of Patent: April 20, 2010Assignee: Hynix Semiconductor Inc.Inventors: Do-Hyung Kim, Dae-Young Seo, Ki-Ro Hong
-
Patent number: 7691734Abstract: A far subcollector, or a buried doped semiconductor layer located at a depth that exceeds the range of conventional ion implantation, is formed by ion implantation of dopants into a region of an initial semiconductor substrate followed by an epitaxial growth of semiconductor material. A reachthrough region to the far subcollector is formed by outdiffusing a dopant from a doped material layer deposited in the at least one deep trench that adjoins the far subcollector. The reachthrough region may be formed surrounding the at least one deep trench or only on one side of the at least one deep trench. If the inside of the at least one trench is electrically connected to the reachthrough region, a metal contact may be formed on the doped fill material within the at least one trench. If not, a metal contact is formed on a secondary reachthrough region that contacts the reachthrough region.Type: GrantFiled: March 1, 2007Date of Patent: April 6, 2010Assignee: International Business Machines CorporationInventors: Bradley A. Orner, Robert M. Rassel, David C. Sheridan, Steven H. Voldman
-
Patent number: 7682887Abstract: Methods and resulting structure of forming a transistor having a high mobility channel are disclosed. In one embodiment, the method includes providing a gate electrode including a gate material area and a gate dielectric, the gate electrode being positioned over a channel in a silicon substrate. A dielectric layer is formed about the gate electrode, and the gate material area and the gate dielectric are removed from the gate electrode to form an opening into a portion of the silicon substrate that exposes source/drain extensions. A high mobility semiconductor material, i.e., one having a carrier mobility greater than doped silicon, is then formed in the opening such that it laterally contacts the source/drain extensions. The gate dielectric and the gate material area may then be re-formed. This invention eliminates the high temperature steps after the formation of high mobility channel material used in related art methods.Type: GrantFiled: November 8, 2006Date of Patent: March 23, 2010Assignee: International Business Machines CorporationInventors: Omer H. Dokumaci, Woo-Hyeong Lee
-
Publication number: 20100013004Abstract: A recessed channel transistor comprises a semiconductor substrate having a trench isolation structure, a gate structure having a lower block in the semiconductor substrate and an upper block on the semiconductor substrate, two doped regions positioned at two sides of the upper block and above the lower block, and an insulation spacer positioned at a sidewall of the upper block and having a bottom end sandwiched between the upper block and the doped regions. In particular, the two doped regions serves as the source and drain regions, respectively, and the lower block of the gate structure serves as the recessed gate of the recessed channel transistor.Type: ApplicationFiled: July 16, 2008Publication date: January 21, 2010Applicant: PROMOS TECHNOLOGIES INC.Inventors: HSIAO CHE WU, MING YEN LI, WEN LI TSAI, BIN SIANG TSAI
-
Publication number: 20090302395Abstract: A semiconductor device has a first MOS transistor formed on first active region of the first conductivity type, having first gate electrode structure, first source/drain regions, recesses formed in the first source/drain regions, and semiconductor buried regions buried and grown on the recesses for applying stress to the channel under the first gate electrode structure, and a second MOS transistor formed on second active region of the second conductivity type, having second gate electrode structure, second source/drain regions, and semiconductor epitaxial layers formed on the second source/drain regions without forming recesses and preferably applying stress to the channel under the second gate electrode structure. In a CMOS device, performance can be improved by utilizing stress and manufacture processes can be simplified.Type: ApplicationFiled: August 14, 2009Publication date: December 10, 2009Applicant: FUJITSU MICROELECTRONICS LIMITEDInventor: Hiroyuki OHTA
-
Publication number: 20090159987Abstract: A semiconductor device includes a semiconductor substrate having an active region having a plurality of recessed channel areas extending across the active region and a plurality of junction areas also extending across the active region. Gates are formed in and over the recessed channel areas of the active region. A device isolation structure is formed in the semiconductor substrate to delimit the active region, and the device isolation structure has recessed portions, each of which is formed near a junction area of the active region. Landing plugs are formed over each junction area in the active region and extend to fill the recessed portion of the device isolation structure outside the active region. The semiconductor device suppresses interference caused by an adjoining gate leading to a decrease in leakage current from a cell transistor.Type: ApplicationFiled: February 19, 2008Publication date: June 25, 2009Inventor: Tae Kyung OH
-
Publication number: 20090146243Abstract: A semiconductor device having a recessed channel and a method for manufacturing the same. The semiconductor device comprises a semiconductor substrate formed with an isolation layer defining an active region including a channel region and a junction region, a recessed trench including a top trench formed within the channel region of the semiconductor substrate and a bottom trench formed from a bottom surface of the top trench with a width narrower than the top trench, and a gate stack overlapping the recessed trench and extending across the active region.Type: ApplicationFiled: May 15, 2008Publication date: June 11, 2009Applicant: XYNIX SEMICONDUCTOR INC.Inventor: Jin Yul Lee
-
Patent number: 7544552Abstract: A method for manufacturing a junction semiconductor device, having a step for forming a first high-resistance layer, a step for forming a channel-doped layer, a step for forming a second high-resistance layer, a step for forming a low-resistance layer of a first conductive type that acts as a source region, a step for performing partial etching to a midway depth of the second high-resistance layer and the low-resistance layer, a step for forming a gate region below the portion etched in the etching step, and a step for forming a protective film on the surface of the region between the gate region and the source region. A gate region is formed using relatively low energy ion implantation in the surface that has been etched in advance to a height that is between the lower surface of the source area and the upper surface of the channel-doped layer.Type: GrantFiled: March 23, 2006Date of Patent: June 9, 2009Assignees: Honda Motor Co., Ltd., Shindengen Electric Manufacturing Co., Ltd.Inventors: Ken-ichi Nonaka, Hideki Hashimoto, Seiichi Yokoyama, Kensuke Iwanaga, Yoshimitsu Saito, Hiroaki Iwakuro, Masaaki Shimizu, Yusuke Fukuda, Koichi Nishikawa, Yusuke Maeyama
-
Publication number: 20090121298Abstract: A transistor. The transistor including: a well region in a substrate; a gate dielectric layer on a top surface of the well region; a polysilicon gate electrode on a top surface of the gate dielectric layer; spacers formed on opposite sidewalls of the polysilicon gate electrode; source/drain regions formed on opposite sides of the polysilicon gate electrode in the well region; a first doped region in the polysilicon gate electrode, the first doped region extending into the polysilicon gate electrode from a top surface of the polysilicon gate electrode; and a buried second doped region in the polysilicon gate electrode.Type: ApplicationFiled: January 5, 2009Publication date: May 14, 2009Inventors: Toshiharu Furukawa, Mark C. Hakey, Steven J. Holmes, David V. Horak, Charles W. Koburger, III
-
Publication number: 20090072280Abstract: In manufacturing a PMOS transistor, a semiconductor substrate having an active region and a field region is formed with a hard mask layer, which covers a center portion of the active region on the substrate in a lengthwise direction of a channel. The hard mask layer exposes the center portion of the active region in a widthwise direction of the channel and covers both edges of the substrate and the field region adjacent to the both edges. The substrate is etched to a predetermined depth using the hard mask layer as an etching barrier. The hard mask layer is then removed. A gate covering the center portion of the active region is formed on the lengthwise direction of the channel. Source and drain regions are formed at both edges of the gate.Type: ApplicationFiled: November 17, 2008Publication date: March 19, 2009Inventor: Jin Yul LEE
-
Publication number: 20090020807Abstract: Disclosed are a semiconductor device and a method for fabrication of the same. The fabrication method may include selectively forming an oxide layer pattern on a semiconductor substrate, forming an insulation layer pattern on the same substrate to cover edge portions of the oxide layer pattern, etching the oxide layer pattern and the substrate to form a recess as well as first and second oxide layer patterns corresponding to the edge portions of the oxide layer pattern, forming a third oxide layer pattern on the substrate in the recess to produce a gate insulation layer comprising the first, second, and third oxide layer patterns, and forming a gate pattern in the recess. The fabricated semiconductor device minimizes occurrence of current leakage such as gate induction drain leakage, among other things, thereby improving transistor performance.Type: ApplicationFiled: July 21, 2008Publication date: January 22, 2009Applicant: DONGBU HITEK CO., LTD.Inventor: Je Yong YOON
-
Publication number: 20090020837Abstract: A long channel semiconductor device and a manufacturing method thereof are provided. The method for forming a long channel semiconductor device includes: providing a substrate; forming a trench in the substrate with a trench bottom defining a first channel length; forming a spacer on a sidewall of the trench; recessing the trench bottom to form a recessed bottom defining a second channel length longer than the first channel length; forming a gate dielectric layer on the recessed bottom; forming a gate conductor on the gate dielectric layer; and forming source/drain regions in the substrate adjacent to the spacer.Type: ApplicationFiled: January 17, 2008Publication date: January 22, 2009Inventor: Shian-Jyh Lin
-
Publication number: 20080277743Abstract: A semiconductor device includes a substrate having a recess in an area where a gate is to be formed, spacers formed over sidewalls of the recess, and a first gate electrode filling in the recess. The spacers include material having the first work function or insulation material. The first gate electrode includes material having a second work function, wherein the second work function is higher than that of the spacers.Type: ApplicationFiled: December 29, 2007Publication date: November 13, 2008Applicant: Hynix Semiconductor Inc.Inventors: Heung-Jae CHO, Hong-Seon YANG, Se-Aug JANG
-
Publication number: 20080272431Abstract: A varying-width recess gate structure having a varying-width recess formed in a semiconductor device can sufficiently increase the channel length of the transistor having a gate formed in the varying-width recess, thereby effectively reducing the current leakage and improving the refresh characteristics. In the method of manufacturing the recess gate structure, etching is performed twice or more, so as to form a gate recess having varying width in the substrate, and a gate is formed in the gate recess.Type: ApplicationFiled: July 17, 2008Publication date: November 6, 2008Inventors: Jong Man KIM, Chang Goo LEE, Jong Sik KIM, Se Ra WON
-
Patent number: 7446351Abstract: A transistor structure includes a first undoped, silicon-containing channel layer, a buried germanium channel, and a second undoped, silicon-containing channel layer. The first and second channel layers may contain SiGe or, alternatively, Si only. Another transistor structure includes a first channel layer, a buried germanium channel, and a second, undoped channel layer containing silicon and germanium over the buried channel. A further transistor structure includes a first channel layer, a buried germanium channel, and a second channel layer containing compositionally graded SiGe over the buried channel. A still further transistor structure includes a first silicon layer, an undoped or homogeneously doped buried channel containing silicon and germanium, and a second silicon layer over the buried channel.Type: GrantFiled: August 1, 2006Date of Patent: November 4, 2008Assignee: Micron technology, Inc.Inventor: Chandra Mouli
-
Publication number: 20080246087Abstract: The invention is related to a MOS transistor and its fabrication method to reduce short-channel effects. Existing process has the problem of high complexity and high cost to reduce short-channel effects by using epitaxial technique to produce an elevated source and drain structure. In the invention, the MOS transistor, fabricated on a silicon substrate after an isolation module is finished, includes a gate stack, a gate sidewall spacer, and source and drain areas. The silicon substrate has a groove and the gate stack is formed in the groove.Type: ApplicationFiled: April 4, 2008Publication date: October 9, 2008Applicant: SHANGHAI IC R&D CENTERInventor: Xiaoxu KANG
-
Publication number: 20080203483Abstract: A semiconductor device includes RCA MISFETs formed in active regions of a semiconductor substrate, the active regions being defined by shallow-trench-isolation (STI) structure. The top surface of the insulating film is flush with the top surface of the active regions. The gate electrode of each MISFET includes a first portion at extends over the top surface of the insulating film of the STI structure, and a second portion embedded in a gate trench formed in the active region.Type: ApplicationFiled: February 25, 2008Publication date: August 28, 2008Applicant: ELPIDA MEMORY, INC.Inventor: Keiji KUROKI
-
Publication number: 20080164522Abstract: To provide a semiconductor device that has a three dimensional gate dielectric film, is easily manufactured, and a gate structure thereof can be easily miniaturize. A semiconductor device comprises: a three-dimensional gate dielectric film formed on a semiconductor substrate; a gate electrode that contacts the gate dielectric film and protrudes from the semiconductor substrate; a source electrode and a drain electrode that are formed in a diffusion layer region of the semiconductor substrate around the gate dielectric film; a protective dielectric film that covers a top face of the semiconductor substrate around the gate electrode and a side face of the gate electrode protruding from the semiconductor substrate; and an inter-layer dielectric film that is laminated over the protective dielectric film.Type: ApplicationFiled: January 7, 2008Publication date: July 10, 2008Applicant: Elpida Memory, Inc.Inventor: Noriaki Mikasa
-
Publication number: 20080157132Abstract: A method of forming a gate of a transistor can include forming a nitride film over a semiconductor substrate; forming a photoresist pattern defining a gate channel region of a transistor over the nitride film; forming a nitride pattern by etching the nitride film using the photoresist pattern as a mask; removing the photoresist pattern; forming an oxide film over the semiconductor substrate using a thermal oxidation process; removing the nitride pattern to expose a portion of the surface of the semiconductor substrate corresponding to the removed nitride pattern; and then forming a recessed pattern corresponding to the gate channel region in the exposed semiconductor substrate.Type: ApplicationFiled: December 10, 2007Publication date: July 3, 2008Inventor: Dae-Young Kim