For Preventing Leakage Current (epo) Patents (Class 257/E29.28)
  • Patent number: 9514940
    Abstract: A method for fabricating field effect transistors using carbon doped silicon layers to substantially reduce the diffusion of a doped screen layer formed below a substantially undoped channel layer includes forming an in-situ epitaxial carbon doped silicon substrate that is doped to form the screen layer in the carbon doped silicon substrate and forming the substantially undoped silicon layer above the carbon doped silicon substrate. The method may include implanting carbon below the screen layer and forming a thin layer of in-situ epitaxial carbon doped silicon above the screen layer. The screen layer may be formed either in a silicon substrate layer or the carbon doped silicon substrate.
    Type: Grant
    Filed: January 20, 2015
    Date of Patent: December 6, 2016
    Assignee: Mie Fujitsu Semiconductor Limited
    Inventors: Lance S. Scudder, Pushkar Ranade, Charles Stager, Urupattur C. Sridharan, Dalong Zhao
  • Patent number: 8492851
    Abstract: Oxidation methods and resulting structures including providing an oxide layer on a substrate and then reoxidizing the oxide layer by vertical ion bombardment of the oxide layer in an atmosphere containing at least one oxidant. The oxide layer may be provided over diffusion regions, such as source and drain regions, in a substrate. The oxide layer may overlie the substrate and is proximate a gate structure on the substrate. The at least one oxidant may be oxygen, water, ozone, or hydrogen peroxide, or a mixture thereof. These oxidation methods provide a low-temperature oxidation process, less oxidation of the sidewalls of conductive layers in the gate structure, and less current leakage to the substrate from the gate structure.
    Type: Grant
    Filed: May 13, 2008
    Date of Patent: July 23, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Li Li, Pai-Hung Pan
  • Patent number: 8357963
    Abstract: A semiconductor device includes a material with which off-state current of a transistor can be sufficiently small; for example, an oxide semiconductor material is used. Further, transistors of memory cells of the semiconductor device, which include an oxide semiconductor material, are connected in series. Further, the same wiring (the j-th word line (j is a natural number greater than or equal to 2 and less than or equal to m)) is used as a wiring electrically connected to one of terminals of a capacitor of the j-th memory cell and a wiring electrically connected to a gate terminal of a transistor, in which a channel is formed in an oxide semiconductor layer, of the (j?1)-th memory cell. Therefore, the number of wirings per memory cell and the area occupied by one memory cell are reduced.
    Type: Grant
    Filed: July 19, 2011
    Date of Patent: January 22, 2013
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kiyoshi Kato, Takanori Matsuzaki
  • Patent number: 8330198
    Abstract: A device for preventing current-leakage is located between a transistor and a capacitor of a memory cell. The two terminals of the device for preventing current-leakage are respectively connected with a slave terminal of the transistor and an electric pole of the capacitor. The device for preventing current-leakage has at least two p-n junctions. The device for preventing current-leakage is a lateral silicon controlled rectifier, a diode for alternating current, or a silicon controlled rectifier. By utilizing the driving characteristic of the device for preventing current-leakage, electric charge stored in the capacitor hardly passes through the device for preventing current-leakage when the transistor is turned off to improve the current-leakage problem.
    Type: Grant
    Filed: April 12, 2010
    Date of Patent: December 11, 2012
    Assignee: Inotera Memories, Inc.
    Inventors: Shin Bin Huang, Chung-Lin Huang, Ching-Nan Hsiao, Tzung Han Lee
  • Patent number: 8178921
    Abstract: A semiconductor device includes a semiconductor substrate having an active region which includes a gate forming zone and an isolation region; an isolation layer formed in the isolation region of the semiconductor substrate to expose side surfaces of a portion of the active region including the gate forming zone, such that the portion of the active region including the gate forming zone constitutes a fin pattern; a silicon epitaxial layer formed on the active region including the fin pattern; and a gate formed to cover the fin pattern on which the silicon epitaxial layer is formed.
    Type: Grant
    Filed: December 15, 2009
    Date of Patent: May 15, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Dong Sun Sheen, Sang Tae Ahn, Seok Pyo Song, Hyeon Ju An
  • Patent number: 7781767
    Abstract: Disclosed are a thin film transistor substrate where barrier metal can be omitted to be formed between a semiconductor layer of a thin film transistor and source and drain electrodes (barrier metal need not be formed between the semiconductor layer of the thin film transistor and the source and drain electrodes), and a display device. (1) A thin film transistor substrate has a semiconductor layer of a thin film transistor, a source electrode, a drain electrode, and a transparent conductive film, wherein the substrate has a structure in which the source and drain electrodes are directly connected to the semiconductor layer of the thin film transistor, and the source and drain electrodes include an Al alloy thin film containing Ni of 0.1 to 6.0 atomic percent, La of 0.1 to 1.0 atomic percent, and Si of 0.1 to 1.5 atomic percent. (2) A display device has the thin film transistor substrate.
    Type: Grant
    Filed: May 3, 2007
    Date of Patent: August 24, 2010
    Assignee: Kobe Steel, Ltd.
    Inventors: Nobuyuki Kawakami, Hiroshi Gotoh, Aya Hino
  • Patent number: 7679139
    Abstract: Non-planar SOI devices that include an “area-efficient” body tie are disclosed. The device includes a bulk substrate, an insulator layer formed on a surface of the bulk substrate, and a silicon body formed on a surface of the insulator layer. The silicon body preferably includes (i) a non-planar channel connecting a source region and a drain region, and (ii) a body tie that is adjacent to the channel and couples the channel to a voltage potential. The device further includes a gate dielectric formed on the channel and a gate material formed on the gate dielectric.
    Type: Grant
    Filed: September 11, 2007
    Date of Patent: March 16, 2010
    Assignee: Honeywell International Inc.
    Inventors: Bradley J. Larsen, Michael S. Liu, Paul S. Fechner
  • Patent number: 7521717
    Abstract: A thin film transistor, a flat panel display device including the same, and a method of fabricating the same. An uneven structure is formed at a part of a polycrystalline silicon layer pattern corresponding to a channel region to form a channel length at the edge of the channel region longer than a main channel length, so that a resistance at the edge of the channel region increases to cause an amount of current flowing through the edge of the channel region to decrease, thereby enhancing the reliability of a circuit at low voltage driving.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: April 21, 2009
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventor: Eui-Hoon Hwang
  • Patent number: 7476898
    Abstract: A TFT of the present invention includes a gate electrode, a gate insulating film and a first semiconductor film which are sequentially formed on an insulating substrate, a second semiconductor film including a high density impurity which is formed on the first semiconductor film while being separated into portions at grade and a first electrode and a second electrode, each of which is formed on the separated second semiconductor film. Further, a peripheral portion of the first semiconductor film includes a protruded portion toward the outside from an edge of the second semiconductor film, and a surface of the protruded portion is roughened. By roughening the surface of the protruded portion, an on-current of the TFT can be maintained and the leakage current can be suppressed.
    Type: Grant
    Filed: April 13, 2005
    Date of Patent: January 13, 2009
    Assignee: NEC LCD Technologies, Ltd.
    Inventors: Mitsuma Oishi, Masayuki Uehara
  • Patent number: 7141514
    Abstract: A transistor gate selective re-oxidation process includes the steps of introducing into the vacuum chamber containing the semiconductor substrate a process gas that includes oxygen while maintaining a vacuum pressure in the chamber. An oxide insulating layer on the order of several Angstroms in thickness is formed by generating a plasma in a plasma generation region within the vacuum chamber during successive “on” times, and allowing ion energy of the plasma to decay during successive “off” intervals separating the successive “on” intervals, the “on” and “off” intervals defining a controllable duty cycle. During formation of the oxide insulating layer, the duty cycle is limited so as to limit formation of ion bombardment-induced defects in the insulating layer, while the vacuum pressure is limited so as to limit formation of contamination-induced defects in the insulating layer.
    Type: Grant
    Filed: February 2, 2005
    Date of Patent: November 28, 2006
    Assignee: Applied Materials, Inc.
    Inventor: Thai Cheng Chua