Conductor-insulator-conductor Capacitor On Semiconductor Substrate (epo) Patents (Class 257/E29.343)
  • Publication number: 20100117192
    Abstract: Disclosed are a semiconductor integrated circuit chip, a multilayer chip capacitor, and a semiconductor integrated circuit chip package. The semiconductor integrated circuit chip includes a semiconductor integrated circuit chip body, an input/output terminal disposed on the outside of the semiconductor integrated circuit chip body, and a decoupling capacitor disposed at a side face of the semiconductor integrated circuit chip body and electrically connected to the input/output terminal. The semiconductor integrated circuit chip cab be obtained, which can maintain an impedance of a power distribution network below a target impedance in a wide frequency range, particularly at a high frequency, by minimizing an inductance between a decoupling capacitor and a semiconductor integrated circuit chip.
    Type: Application
    Filed: November 13, 2008
    Publication date: May 13, 2010
    Inventors: Byoung Hwa Lee, Min Cheol Park, Ho Cheol Kwak, Haixin Ke, Todd Harvey Hubing
  • Publication number: 20100117198
    Abstract: The formation of devices in semiconductor material is provided using an HF/HCL cleaning process. In one embodiment, the method includes forming at least one hard mask overlaying at least one layer of resistive material, forming at least one opening to a working surface of a silicon substrate of the semiconductor device, and cleaning the semiconductor device with a diluted HF/HCL process. The HF/HCL process includes applying a dilute of HF for a select amount of time and applying a dilute of HCL for a specific amount of time. After cleaning with the diluted HF/HCL process, a silicide contact junction is formed in the at least one opening to the working surface of the silicon substrate, and interconnect metal layers are formed.
    Type: Application
    Filed: January 19, 2010
    Publication date: May 13, 2010
    Applicant: INTERSIL AMERICAS INC.
    Inventors: John T. Gasner, John Stanton, Dustin A. Woodbury, James D. Beasom
  • Publication number: 20100117194
    Abstract: A metal-insulator-metal (MIM) capacitor includes a lower electrode, a dielectric layer, and an upper electrode. The lower electrode includes a first conductive layer, a chemical barrier layer on the first conductive layer, and a second conductive layer on the chemical barrier layer. The chemical barrier layer is between the first and second conductive layers and is a different material than the first and second conductive layers. The dielectric layer is on the lower electrode. The upper electrode is on the dielectric layer opposite to the lower electrode. The first and second conductive layers can have the same thickness. The chemical barrier layer can be thinner than each of the first and second conductive layers. Related methods are discussed.
    Type: Application
    Filed: December 16, 2009
    Publication date: May 13, 2010
    Inventors: Eun-ae Chung, Jae-hyoung Choi, Jung-hee Chung, Young-sun Kim, Cha-young Yoo
  • Publication number: 20100117191
    Abstract: The present invention provides a semiconductor device that shows excellent manufacturing stability and has lower contact resistance, and a method for manufacturing the semiconductor device. The semiconductor device includes an upper interconnect, a lower interconnect, insulating layers interposed between the upper interconnect and the lower interconnect, a connecting portion that is formed in the insulating layers and connects the upper interconnect and the lower interconnect, and an element that is placed in one of the insulating layers and has a conductive layer connected to the connecting portion. The connecting portion is formed over the lower interconnect and the end portions of the conductive layer of the element, and is in contact with the upper face of the lower interconnect and the upper faces and side faces of the end portions of the conductive layer of the element.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 13, 2010
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: DAISUKE OSHIDA, HIROYUKI KUNISHIMA, NORIO OKADA
  • Publication number: 20100109068
    Abstract: Methods and devices for a dielectric are provided. One method embodiment includes forming a passivation layer on a substrate, wherein the passivation layer contains a composition of silicon, oxygen, and nitrogen. The method also includes forming a lanthanide dielectric film on the passivation layer, and forming an encapsulation layer on the lanthanide dielectric film.
    Type: Application
    Filed: January 7, 2010
    Publication date: May 6, 2010
    Inventor: Arup Bhattacharyya
  • Publication number: 20100110607
    Abstract: A fabrication method which forms vertical capacitors in a substrate. The method is preferably an all-dry process, comprising forming a through-substrate via hole in the substrate, depositing a first conductive material layer into the via hole using atomic layer deposition (ALD) such that it is electrically continuous across the length of the via hole, depositing an electrically insulating, continuous and substantially conformal isolation material layer over the first conductive layer using ALD, and depositing a second conductive material layer over the isolation material layer using ALD such that it is electrically continuous across the length of the via hole. The layers are arranged such that they form a vertical capacitor. The present method may be successfully practiced at temperatures of less than 200° C., thereby avoiding damage to circuitry residing on the substrate that might otherwise occur.
    Type: Application
    Filed: November 5, 2008
    Publication date: May 6, 2010
    Inventors: Jeffrey F. DeNatale, Philip A. Stupar, Alexandros P. Papavasiliou, Robert L. Borwick, III
  • Publication number: 20100109124
    Abstract: A method of forming a metal-insulator-metal capacitor has the following steps. A stack dielectric structure is formed by alternately depositing a plurality of second dielectric layers and a plurality of third dielectric layers. A wet etch selectivity of the second dielectric layer relative to said third dielectric layer is of at least 5:1. An opening is formed in the stack dielectric structure, and then a wet etch process is employed to remove relatively-large portions of the second dielectric layers and relatively-small portions of the third dielectric layers to form a plurality of lateral recesses in the second dielectric layers along sidewalls of the opening. A bottom electrode layer is formed to extend along the serrate sidewalls, a capacitor dielectric layer is formed on the bottom electrode layer, and a top electrode layer is formed on the capacitor dielectric layer.
    Type: Application
    Filed: January 6, 2010
    Publication date: May 6, 2010
    Inventor: Kuo-Chi TU
  • Publication number: 20100096726
    Abstract: A method of making a metal capacitor includes the following steps. A dielectric layer having a metal interconnection and a capacitor electrode is provided. Then, a treatment is performed to increase the dielectric constant of the dielectric layer surrounding the capacitor electrode. The treatment can be UV radiation, a plasma treatment or an ion implantation. Accordingly, the metal capacitor will have a higher capacitance and RC delay between the metal interconnection and the dielectric layer can be prevented.
    Type: Application
    Filed: October 21, 2008
    Publication date: April 22, 2010
    Inventor: Chin-Sheng Yang
  • Patent number: 7700987
    Abstract: A ferroelectric memory device includes a top electrode, a bottom electrode, a ferroelectric film which is sandwiched between the top and bottom electrodes, includes a first portion having a side surface flushed with a side surface of the top electrode and a second portion having a side surface flushed with a side surface of the bottom electrode, and has a step formed by making the side surface of the second portion project outward from the side surface of the first portion, a top mask which is provided on the top electrode, and a side mask which is provided on part of a side surface of the top mask, the side surfaces of the top electrode and the first portion of the ferroelectric film and has a top at a lower level than a top of the top mask and at a higher level than a top of the top electrode.
    Type: Grant
    Filed: March 14, 2006
    Date of Patent: April 20, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki Kanaya
  • Publication number: 20100090308
    Abstract: Metal-oxide-metal capacitors with bar vias are provided for integrated circuits. The capacitors may be formed in the interconnect layers of integrated circuits. Stacked bar vias and metal lines in the interconnect layers may be connected to form conductive vertical plates that span multiple interconnect layers. The capacitors with bar vias may be formed by placing multiple vertical plates formed from stacked bar vias and metal lines parallel to each other, alternating the polarity of adjacent vertical parallel plates to form multiple parallel plate capacitors. The parallel plates may be interconnected to form first and second terminals in a capacitor.
    Type: Application
    Filed: October 10, 2008
    Publication date: April 15, 2010
    Inventors: Charu Sardana, Albert Ratnakumar, Bradley Jensen, Jeffrey T. Watt
  • Patent number: 7696550
    Abstract: A multi-layer PrxCa1-xMnO3 (PCMO) thin film capacitor and associated deposition method are provided for forming a bipolar switching thin film. The method comprises: forming a bottom electrode; depositing a nanocrystalline PCMO layer; depositing a polycrystalline PCMO layer; forming a multi-layer PCMO film with bipolar switching properties; and, forming top electrode overlying the PCMO film. If the polycrystalline layers are deposited overlying the nanocrystalline layers, a high resistance can be written with narrow pulse width, negative voltage pulses. The PCMO film can be reset to a low resistance using a narrow pulse width, positive amplitude pulse. Likewise, if the nanocrystalline layers are deposited overlying the polycrystalline layers, a high resistance can be written with narrow pulse width, positive voltage pulses, and reset to a low resistance using a narrow pulse width, negative amplitude pulse.
    Type: Grant
    Filed: May 22, 2007
    Date of Patent: April 13, 2010
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Tingkai Li, Lawrence J. Charneski, Wei-Wei Zhuang, David R. Evans, Sheng Teng Hsu
  • Publication number: 20100084739
    Abstract: A semiconductor device includes a MIM capacitor that includes an insulating film and a first electrode and a second electrode which are formed in the same layer in the insulating film and are facing to each other with the insulating film interposed therebetween. The first electrode and the second electrode respectively include a first high aspect via and a second high aspect via which extend as long as a length, in a stacked direction of the substrate, of a via and an interconnect provided on the via so as to be connected to the via formed in another region. A first potential and a second potential are respectively supplied to the first electrode and the second electrode.
    Type: Application
    Filed: December 1, 2009
    Publication date: April 8, 2010
    Applicant: NEC ELECTREONICS CORPORATION
    Inventor: Koujirou Matsui
  • Publication number: 20100084740
    Abstract: A capacitor with zirconium oxide and a method for fabricating the same are provided. The method includes: forming a storage node; forming a multi-layered dielectric structure on the storage node, the multi-layered dielectric structure including a zirconium oxide (ZrO2) layer and an aluminum oxide (Al2O3) layer; and forming a plate electrode on the multi-layered dielectric structure.
    Type: Application
    Filed: October 28, 2009
    Publication date: April 8, 2010
    Inventor: Kee-Jeung Lee
  • Patent number: 7692266
    Abstract: An integrated circuit and fabrication method are presented. The integrated circuit includes a capacitor containing a base electrode, a covering electrode, and a dielectric between the base and covering electrodes. The dielectric contains an oxide of a material contained in the base electrode, which may be produced by anodic oxidation. A peripheral edge of the dielectric is uncovered by the covering electrode. A base layer on the capacitor includes a cutout adjacent to the dielectric. During fabrication, the base layer protects the material of the base electrode that is to be anodically oxidized from chemicals, and also protects the surrounding regions from anodic oxidation. A precision resistor may be fabricated simultaneously with the capacitor.
    Type: Grant
    Filed: March 3, 2006
    Date of Patent: April 6, 2010
    Assignee: Infineon Technologies A.G.
    Inventors: Thomas Goebel, Johann Helneder, Heinrich Körner, Andrea Mitchell, Markus Schwerd, Martin Seck, Holger Torwesten
  • Publication number: 20100065944
    Abstract: An integrated circuit includes a circuit module having a plurality of active components coupled between a pair of supply nodes, and a capacitive decoupling module coupled to the circuit module. The capacitive decoupling module includes a plurality of metal-insulator-metal (MiM) capacitors coupled in series between the pair of supply nodes, wherein a voltage between the supply nodes is divided across the plurality of MiM capacitors, thereby reducing voltage stress on the capacitors.
    Type: Application
    Filed: September 17, 2008
    Publication date: March 18, 2010
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Kuo-Chi TU, Huey-Chi Chu, Kuo-Cheng Ching
  • Patent number: 7675139
    Abstract: A thin film capacitor including a substrate, a capacitor portion having an upper conductor, a lower conductor, and a dielectric thin film, and a resin protective layer for protecting the capacitor portion. A barrier layer is interposed between the capacitor portion and the resin protective layer. The barrier layer includes a crystalline dielectric barrier layer formed in contact with the capacitor portion and having the same composition system as the dielectric thin film, and an amorphous inorganic barrier layer formed on the surface of the crystalline dielectric barrier layer and composed of silicon nitride having non-conductivity. The inorganic barrier layer prevents deterioration in the properties of the dielectric thin film by blocking diffusion of the constituent elements of the inorganic barrier layer toward the capacitor portion.
    Type: Grant
    Filed: October 2, 2007
    Date of Patent: March 9, 2010
    Assignee: Murata Manufacturing Co., Ltd.
    Inventors: Masanobu Nomura, Yutaka Takeshima, Atsushi Sakurai
  • Publication number: 20100052097
    Abstract: A method for forming a capacitor of a semiconductor device includes f forming a cylindrical storage node over a semiconductor substrate; depositing a first dielectric layer over the cylindrical storage node; and etching the first dielectric layer to reduce a thickness of a portion of the first dielectric layer on a protruded end of the cylindrical storage node. The method further includes depositing a second dielectric layer over the etched first dielectric layer, wherein the second dielectric layer supplements a thickness of a portion of the first dielectric layer on a bottom corner of the cylindrical storage node. Finally, a cell plate is formed over the second dielectric layer.
    Type: Application
    Filed: December 24, 2008
    Publication date: March 4, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Byung Soo Eun
  • Publication number: 20100052023
    Abstract: A semiconductor device includes a semiconductor substrate, a plurality of transistors connected in series and including a transistor having first and second diffusion regions arranged in the semiconductor substrate. The device also includes an insulating film columnar body arranged above the semiconductor substrate, and having a side which is inclined to a top surface of the substrate by an inclination angle greater than 0 degrees and less than 90 degrees. The device includes a memory cell including a first electrode arranged on the side of the insulating film columnar body and connected to the first diffusion region via a first contact plug, a ferroelectric film arranged on the first electrode, and a second electrode arranged on the ferroelectric film, and connected to the second diffusion region via a second contact plug.
    Type: Application
    Filed: September 3, 2009
    Publication date: March 4, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Hiroyuki KANAYA
  • Publication number: 20100052098
    Abstract: A semiconductor device includes a first storage electrode, a second storage electrode, a first landing pad, a capacitive insulating film, and a plate electrode. The second storage electrode is arranged above the first storage electrode. The first landing pad is arranged between a top surface of the first storage electrode and a bottom surface of the second storage electrode. The first landing pad connects the first storage electrode and the second storage electrode. The first landing pad has a first landing surface larger than the bottom surface of the second storage electrode. The second storage electrode is placed on the first landing surface. The capacitive insulating film is laminated on the first and second storage electrodes and on an outer circumferential surface of the first landing pad. The plate electrode contacts the capacitive insulating film.
    Type: Application
    Filed: July 27, 2009
    Publication date: March 4, 2010
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Takashi Miyajima
  • Publication number: 20100044833
    Abstract: According to the preferred embodiment, an integrated capacitor having a comb-meander structure is provided. The integrated capacitor comprises a first comb-shaped metal pattern; a second comb-shaped metal pattern interdigitating with the first comb-shaped metal pattern; and a meandering metal pattern traversing a spacing between the first and second comb-shaped metal patterns.
    Type: Application
    Filed: August 25, 2008
    Publication date: February 25, 2010
    Inventors: Tao Cheng, Wen-Lin Chen
  • Publication number: 20100044831
    Abstract: A multi-layer capacitor of staggered construction is formed of one or more layers having tapered sidewall(s). The edge(s) of the capacitor film(s) can be etched to have a gentle slope, which can improve adhesion of the overlying layers and provide more uniform film thickness. The multi-layer capacitor can be used in various applications such as filtering and decoupling.
    Type: Application
    Filed: August 22, 2008
    Publication date: February 25, 2010
    Applicant: STMicroelectronics (Tours) SAS
    Inventor: Guillaume Guegan
  • Publication number: 20100038753
    Abstract: When a positive voltage of V1 is applied to a drive capacitor with a braking voltage V2 at 0V, a moveable electrode moves toward the drive electrode, and a capacitance C of a tunable capacitor becomes smaller. When the braking voltage V2 is applied a lower portion brake electrode of the brake capacitor moves in a horizontal direction, such that the inter electrode separation distance between an upper portion brake electrode and the lower portion brake electrode becomes 0 ?m. The moveable electrode configured integrally formed with the lower portion brake electrode also moves in the horizontal direction, and the inter electrode separation distance between the moveable electrode and a fixed electrode becomes 0 ?m. Since the two electrodes make contact with each other with a dielectric layer interposed therebetween, the position of the moveable electrode can be stably maintained by frictional force between the electrodes.
    Type: Application
    Filed: July 24, 2009
    Publication date: February 18, 2010
    Applicant: OKI SEMICONDUCTOR CO., LTD.
    Inventor: Wei Ni
  • Publication number: 20100038750
    Abstract: A semiconductor structure and design structure includes at least a first trench and a second trench having different depths arranged in a substrate, a capacitor arranged in the first trench, and a via arranged in the second trench.
    Type: Application
    Filed: August 14, 2008
    Publication date: February 18, 2010
    Inventors: David S. Collins, Kai D. Feng, Zhong-Xiang Ile, Peter J. Lindgren, Robert M. Rassel
  • Patent number: 7663207
    Abstract: A semiconductor device includes a capacitor with an MIM structure, by which the dimensional accuracy of the device is improved, and a stable capacitance value is given. The semiconductor device 100 includes: a semiconductor substrate 102; a capacitor forming region 130 in which an MIM capacitor is formed, which has an insulating interlayer 104 formed on the semiconductor substrate 102, a first electrode 110, and a second electrode 112, and the first electrode 110 and the second electrode 112 are arranged facing each other through the insulating interlayer 104; and a shielding region 132 which includes a plurality of shielding electrodes 114 formed in the outer edge of the capacitor forming region 130 and, at the same time, set at a predetermined potential in the same layer as that of the MIM capacitor on the semiconductor substrate 102, and shields the capacitor forming region 130 from other regions.
    Type: Grant
    Filed: April 20, 2006
    Date of Patent: February 16, 2010
    Assignee: NEC Electronics Corporation
    Inventors: Kuniko Kikuta, Masayuki Furumiya, Ryota Yamamoto, Makoto Nakayama
  • Publication number: 20100032800
    Abstract: One or more embodiments relate to a semiconductor device, comprising: a substrate; and a plurality of first conductive vias, the first conductive vias electrically coupled together, each of the first conductive vias passing through the substrate; and a plurality of second conductive vias, the second conductive vias electrically coupled together, each of the second conductive vias passing through the substrate, the second conductive vias spacedly disposed from the first conductive vias.
    Type: Application
    Filed: August 7, 2008
    Publication date: February 11, 2010
    Applicant: Infineon Technologies AG
    Inventors: Andre HANKE, Oliver NAGY
  • Publication number: 20100032801
    Abstract: An capacitor is formed in an interlevel dielectric (ILD) layer of the integrated circuit (IC) by etching vertical trenches through the ILD and depositing conformal layers of a bottom electrode metal, a capacitor dielectric and a top electrode metal. The capacitor can attain a capacitance density of 20 nanofarads/mm2 in a 1 micron thick ILD, and is suitable for replacing external capacitors in a circuit containing the IC with external circuit elements. The disclosed fabrication methods are compatible with aluminum or copper interconnects.
    Type: Application
    Filed: August 10, 2009
    Publication date: February 11, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jarvis Benjamin Jacobs, Max Walthour Lippitt, Scott Kelly Montgomery, Robert William Murto, Byron Lovell Williams, Duofeng Yue
  • Publication number: 20100032803
    Abstract: A method is disclosed for passivating and contacting a capacitor in an IC above a top level of interconnect metallization, without adding process steps. Passivation is accomplished by a dielectric layer, part of the IC protective overcoat, deposited directly on the capacitor, overlapping the electrode edges. Contact is made to the top electrode of the capacitor by etching small capacitor vias during a bond pad via etch process, followed by depositing and patterning bond pad metal in the capacitor vias to connect the top electrode to other circuit elements in the IC. The top electrode thickness is increased to accommodate the bond pad via etch process.
    Type: Application
    Filed: August 10, 2009
    Publication date: February 11, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Maxwell Walthour Lippitt, III, Stephen Arlon Meisner, Lee Alan Stringer, Stephen Fredrick Clark, Fred Percy Debnam, II, Byron Lovell Williams
  • Publication number: 20100025813
    Abstract: A dual contact trench capacitor and design structure for a dual contact trench capacitor is provided. The structure includes a first plate extending from a trench and isolated from a wafer body, and a second plate extending from the trench and isolated from the wafer body and the first plate.
    Type: Application
    Filed: July 29, 2008
    Publication date: February 4, 2010
    Inventors: Timothy W. Kemerer, Jenifer E. Lary, James S. Nakos, Steven M. Shank
  • Publication number: 20100025814
    Abstract: A dual contact trench capacitor and design structure for a dual contact trench capacitor is provided. The structure includes a first plate extending from a trench and isolated from a wafer body, and a second plate extending from the trench and isolated from the wafer body and the first plate.
    Type: Application
    Filed: July 29, 2008
    Publication date: February 4, 2010
    Inventors: Timothy W. Kemerer, Jenifer E. Lary, James S. Nakos, Steven M. Shank
  • Publication number: 20100025817
    Abstract: A method of manufacturing a semiconductor device including a plurality of capacitors each of which has bottom electrode, dielectric layer, and top electrode includes stacking a bottom electrode layer, a dielectric layer and an top electrode layer, patterning the top electrode layer to form a plurality of top electrodes arranged in a column, forming a mask pattern that covers the plurality of top electrodes and leaves an end part of the outermost top electrode of the arrangement of the plurality of top electrodes exposed, and patterning the dielectric layer using the mask pattern.
    Type: Application
    Filed: July 31, 2009
    Publication date: February 4, 2010
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Satoru Mihara
  • Publication number: 20100019349
    Abstract: A method of forming one or more capacitors on or in a substrate and a capacitor structure resulting therefrom is disclosed. The method includes forming a trench in the substrate, lining the trench with a first copper-barrier layer, and substantially filling the trench with a first copper layer. The first copper layer is substantially chemically isolated from the substrate by the first copper-barrier layer. A second copper-barrier layer is formed over the first copper layer and a first dielectric layer is formed over the second copper-barrier layer. The dielectric layer is substantially chemically isolated from the first copper layer by the second copper-barrier layer. A third copper-barrier layer is formed over the dielectric layer and a second copper layer is formed over the third copper-barrier layer. The second copper layer is formed in a non-damascene process.
    Type: Application
    Filed: September 29, 2009
    Publication date: January 28, 2010
    Applicant: Atmel Corporation
    Inventors: Isaiah O. Oladeji, Alan Cuthbertson
  • Publication number: 20100006979
    Abstract: The present invention provides embodiments of a capacitor and a method of forming the capacitor. The capacitor includes one or more trenches formed in a semiconductor layer above a substrate. The trench includes dielectric material deposited on the trench walls and a conductive fill material formed within the trench and above the dielectric material. The capacitor also includes one or more first doped regions formed adjacent the trench(es) in the semiconductor layer. The first doped region is doped with a first type of dopant. The capacitor further includes one or more second doped regions formed adjacent the first doped region(s) in the semiconductor layer. The second doped regions are doped with a second type of dopant that is opposite to the first type of dopant.
    Type: Application
    Filed: July 14, 2008
    Publication date: January 14, 2010
    Inventor: Thomas J. Krutsick
  • Publication number: 20100006980
    Abstract: A problem of an increased manufacturing cost is caused in conventional semiconductor devices. A semiconductor device 1 includes: a lower electrode 102 provided on a semiconductor substrate 101; an insulating film 105, provided on the lower electrode 102 so as to be in contact with the lower electrode 102; an upper electrode 103, provided on the insulating film 105 so as to be in contact with the insulating film 105; an opening portion 121, provided in the lower electrode 102 and extending through the lower electrode 102; and an opening portion 122, provided in the upper electrode 103 and extending through the upper electrode 103. The insulating film 123 is embedded in the opening portion 121 that is provided in the lower electrode 102. Similarly, the insulating film 124 is embedded in the opening portion 122 that is provided in the upper electrode 103.
    Type: Application
    Filed: August 4, 2009
    Publication date: January 14, 2010
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Chikashi YOSHINAGA
  • Publication number: 20100001373
    Abstract: The invention relates to a method for producing a capacitor arrangement, and to a corresponding capacitor arrangement, wherein the first insulating layer is formed at the surface of a carrier substrate and a first capacitor electrode with a multiplicity of interspaced first interconnects is produced in said insulating layer. Using a mask layer, partial regions of the first insulating layer are removed for the purpose of uncovering the multiplicity of first interconnects, and after the formation of a capacitor dielectric at the surface of the uncovered first interconnects, a second capacitor electrode is formed with a multiplicity of interspaced second interconnects lying between the first interconnects coated with capacitor dielectric. This additionally simplified production method enables self-aligning and cost-effective production of capacitors having a high capacitance per unit area and mechanical stability.
    Type: Application
    Filed: September 18, 2009
    Publication date: January 7, 2010
    Inventors: Hans-Joachim Barth, Helmut Tews
  • Publication number: 20100001371
    Abstract: A semiconductor device includes a substrate, a plurality of lower electrodes arranged on the substrate, a high dielectric film disposed continuously on the plurality of lower electrodes, and an upper electrode disposed on the high dielectric film.
    Type: Application
    Filed: December 5, 2008
    Publication date: January 7, 2010
    Applicant: ROHM CO., LTD.
    Inventors: Tatsuya SUZUKI, Yoshikazu FUJIMORI, Tsuyoshi FUJII
  • Publication number: 20090321877
    Abstract: A semiconductor device includes a ferroelectric capacitor formed over a semiconductor substrate, wherein the ferroelectric capacitor including a lower electrode, a ferroelectric film formed on the lower electrode, and an upper electrode formed on the ferroelectric film, and the upper electrode including a first conductive film formed of a first conductive noble metal oxide, and a second conductive film formed of a metal nitride compound formed on the first conductive film.
    Type: Application
    Filed: September 10, 2009
    Publication date: December 31, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Wensheng Wang
  • Publication number: 20090315143
    Abstract: An integrated circuit device may include a substrate, a plurality of storage electrode landing pads on the substrate, and a plurality of storage electrodes. Each of the plurality of storage electrodes may be on a portion of a respective one of the plurality of storage electrode landing pads. In addition, an insulating support layer may be on the substrate, on portions of the storage electrode landing pads that are free of the storage electrodes, and on portions of sidewalls of storage electrodes. Moreover, portions of sidewalls of the storage electrodes may be free of the insulating support layer. Related methods and structures are also discussed.
    Type: Application
    Filed: June 25, 2009
    Publication date: December 24, 2009
    Inventors: Seung-ok Jung, Il-young Moon
  • Publication number: 20090315144
    Abstract: An upper electrode of a ferroelectric capacitor has a first layer formed of a first oxide expressed by a chemical formula AOx1 (A: metal, O: oxygen) using a stoichiometric composition parameter x1, and expressed by a chemical formula AOx2 using a actual composition parameter x2, and a second layer formed of a second oxide, formed on the first layer, expressed by a chemical formula BOy1 (B: metal) using a stoichiometric composition parameter y1 and expressed by a chemical formula BOy2 using a actual composition parameter y2, which includes at least one of stone-wall crystal and column crystal.
    Type: Application
    Filed: August 27, 2009
    Publication date: December 24, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Wensheng Wang
  • Patent number: 7633138
    Abstract: The semiconductor device 1 includes an insulating interlayer 10, interconnects 12a to 12c, an insulating interlayer 20, and a capacitor element 30. On the insulating interlayer 10 and the interconnects 12a to 12d, the insulating interlayer 20 is provided via a diffusion barrier 40. On the insulating interlayer 20, the capacitor element 30 is provided. The capacitor element 30 is a MIM type capacitor element, and includes a lower electrode 32 provided on the insulating interlayer 20, a capacitor insulating layer 34 provided on the lower electrode 32, and an upper electrode 36 provided on the capacitor insulating layer 34. The interface S1 between the insulating interlayer 20 and the capacitor element 30 is generally flat. The lower face S2 of the insulating interlayer 20 includes an uneven portion at a position corresponding to the capacitor insulating layer 34.
    Type: Grant
    Filed: August 11, 2006
    Date of Patent: December 15, 2009
    Assignee: NEC Electronics Corporation
    Inventors: Toshiyuki Takewaki, Takeshi Toda
  • Patent number: 7633112
    Abstract: A metal-insulator-metal capacitor includes a first electrode in a first wiring level, a second electrode above the first wiring level and extending into a first portion of the first electrode that surrounds the second electrode, and a dielectric film separating the first electrode from the second electrode.
    Type: Grant
    Filed: August 24, 2006
    Date of Patent: December 15, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seok-jun Won, Jung-min Park
  • Publication number: 20090294902
    Abstract: A semiconductor device includes a substrate, an insulating film formed over the substrate, first and second conductive plugs formed in the insulating film, a capacitor element, and a wiring. The capacitor element includes a lower electrode, a dielectric film, and an upper electrode. The lower electrode is connected to an end of the first plug and formed on the insulating film, and includes a first barrier film. The dielectric film is formed on upper and side surfaces of the lower electrode. The upper electrode is formed on the dielectric film, and includes a second barrier metal film being wider than the lower electrode. The wiring is connected to an end of the second plug and formed on the insulating film, and includes a first layer and a second layer formed on the first layer. The first and second layers include the first and second barrier metal films, respectively.
    Type: Application
    Filed: August 12, 2009
    Publication date: December 3, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventors: Tetsuo Yoshimura, Kenichi Watanabe, Satoshi Otsuka
  • Publication number: 20090294905
    Abstract: A substrate is provided with a first wiring layer 111, an interlayer insulating film 132 on the first wiring layer 111, a hole 112A formed in the interlayer insulating film, a first metal layer 112 covering the hole 112A, a second metal layer 113 formed in the hole 112A, a dielectric insulating film 135 on the first metal layer 112, and second wiring layers 114-116 on the dielectric insulating film 135, wherein the first metal layer 112 constitutes at least part of the lower electrode, an area, facing the lower electrode, of the second wiring layers 114-116 constitutes the upper electrode, and a capacitor 160 is constructed of the lower electrode, the dielectric insulating film 135 and the upper electrode P1.
    Type: Application
    Filed: August 3, 2009
    Publication date: December 3, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventor: Kenichi Watanabe
  • Publication number: 20090294904
    Abstract: An integrated circuit system that includes: providing a substrate including front-end-of-line circuitry; forming a first metallization layer over the substrate and electrically connected to the substrate; forming a viabar or a via group over the first metallization layer; and forming a second metallization layer over the first metallization layer and electrically connected to the first metallization layer through either the viabar or the via group.
    Type: Application
    Filed: June 3, 2008
    Publication date: December 3, 2009
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Shaoqing Zhang, Fan Zhang, Shao-fu Sanford Chu, Bei Chao Zhang
  • Patent number: 7626222
    Abstract: A semiconductor device includes a first capacitor node, a second capacitor node, a first capacitor electrode, a second capacitor electrode, a first switch and a second switch. The first switch is coupled between the first capacitor electrode and the first and second capacitor nodes such that the first switch has a first position that couples the first capacitor electrode to the first capacitor node and a second position that couples the first capacitor electrode to the second capacitor node. The second switch is coupled between the second capacitor electrode and the first and second capacitor nodes such that the second switch has a first position that couples the second capacitor electrode to the first capacitor node and a second position that couples the second capacitor electrode to the second capacitor node.
    Type: Grant
    Filed: April 21, 2006
    Date of Patent: December 1, 2009
    Assignee: Infineon Technologies AG
    Inventors: Karl-Heinz Allers, Reiner Schwab
  • Publication number: 20090289326
    Abstract: A semiconductor device, includes: a first storage node contact plug penetrating a first interlayer insulation layer and partially protruding above the first interlayer insulation layer; a second storage node contact plug contacting the first storage node contact plug that protrudes above the first interlayer insulation layer; a storage node contacting a top surface of the second storage node contact plug; and a second interlayer insulation layer formed over the first interlayer insulation layer, wherein the second interlayer insulation layer surrounds an outer sidewall at a bottom region of the first storage node, and the second storage node contact plug, and wherein the first storage node contact plug protruding above the first interlayer insulation layer and the second storage node contact plug.
    Type: Application
    Filed: December 30, 2008
    Publication date: November 26, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventors: Jong-Bum Park, Han-Sang Song, Jong-Kook Park
  • Publication number: 20090278231
    Abstract: The semiconductor device comprises a first insulation film 26 formed over a semiconductor substrate 10, first conductor plug 32 buried in a first contact hole 28a formed down to a source/drain diffused layer 22, a capacitor 44 formed over the first insulation film 26, a first hydrogen diffusion preventing film 48 formed over the first insulation film 26, covering the capacitor 44, a second insulation film 50 formed over the first hydrogen diffusion preventing film and having the surface planarized, a second hydrogen diffusion preventing film 52 formed over the first hydrogen diffusion preventing film 26 and having the surface planarized, a second hydrogen diffusion preventing film 52 formed over the second insulation film 50, second conductor plug 62 buried in a second contact hole 56 formed down to the lower electrode 38 or the upper electrode 42 of the capacitor 44, a third conductor plug 62 buried in a third contact hole 58 formed down to the first conductor plug 32, and an interconnection 64 connected to
    Type: Application
    Filed: July 14, 2009
    Publication date: November 12, 2009
    Applicant: Fujitsu Microelectronics Limited
    Inventors: Kouichi Nagai, Hideaki Kikuchi, Naoya Sashida, Yasutaka Ozaki
  • Publication number: 20090278232
    Abstract: A method for use in the fabrication of integrated circuits includes providing a substrate assembly having a surface. A diffusion barrier layer is formed over at least a portion of the surface. The diffusion barrier layer is formed of RuSix, where x is in the range of about 0.01 to about 10. The barrier layer may be formed by depositing RuSix by chemical vapor deposition or the barrier layer may be formed by forming a layer of ruthenium relative to a silicon containing region and performing an anneal to form RuSix from the layer of ruthenium and the silicon containing region. Capacitor electrodes, interconnects or other structures may be formed with such a diffusion barrier layer.
    Type: Application
    Filed: July 13, 2009
    Publication date: November 12, 2009
    Applicant: MICRON TECHNOLOGY, INC
    Inventors: Brian A. Vaartstra, Eugene P. Marsh
  • Publication number: 20090273057
    Abstract: Some embodiments of the invention include thin film capacitors formed in a package substrate of an integrated circuit package. At least one of the thin film capacitors includes a first electrode layer, a second electrode layer, and a dielectric layer between the first and second electrode layers. Each of the first and second electrode layers and the dielectric layer is formed individually and directly on the package substrate. Other embodiments are described and claimed.
    Type: Application
    Filed: July 10, 2009
    Publication date: November 5, 2009
    Inventors: Huankiat Seh, Yongki Min
  • Publication number: 20090267185
    Abstract: A method of manufacturing a semiconductor device includes forming a wiring layer in a first insulating layer, forming a second insulating layer over the first insulating layer, forming a first conductive layer over the second insulating layer, forming a dielectric layer on the first conductive layer, forming a second conductive layer on the dielectric layer, selectively removing the second conductive layer to form an upper electrode on the dielectric layer, forming a first layer over the upper electrode and the dielectric layer, selectively removing the first layer, the dielectric layer, and the first conductive layer to form a lower electrode over which the dielectric layer and the first layer is entirely left, the upper electrode remaining partially over the lower electrode.
    Type: Application
    Filed: April 15, 2009
    Publication date: October 29, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventors: Tatsuro Osada, Kaoru Saigoh
  • Publication number: 20090267187
    Abstract: An energy storage device such as a metal-insulator-metal capacitor and a method for manufacturing the energy storage device. The metal-insulator-metal capacitor includes an insulating material positioned between a bottom electrode or bottom plate and a top electrode or top plate. The surface area of the bottom electrode is greater than the surface area of the insulating material and the surface area of the insulating material is greater than the surface area of the top electrode. The top electrode and the insulating layer have edges that are laterally within and spaced apart from edges of the bottom electrode. A protective layer covers the top electrode, the edges of the top electrode, and the portions of the insulating layer that are uncovered by the top electrode. The protective layer serves as an etch mask during the formation of the bottom electrode.
    Type: Application
    Filed: April 23, 2008
    Publication date: October 29, 2009
    Inventors: Sallie Hose, Derryl Allman, Peter A. Burke, Ponce Saopraseuth