Insulative Housing Or Support Patents (Class 438/125)
  • Publication number: 20120295404
    Abstract: A method of manufacturing a semiconductor package, the method including: forming an insulating layer on a board; forming an electrode pattern portion by redistribution plating in order to make a circuit connection on the insulating layer; manufacturing a semiconductor chip by forming a protecting portion on the electrode pattern portion such that a portion of the electrode pattern portion is exposed; and mounting the semiconductor chip on a receiving space of a circuit board and electrically connecting the semiconductor chip to the circuit board.
    Type: Application
    Filed: July 25, 2012
    Publication date: November 22, 2012
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Joon Seok KANG, Young Do KWEON, Seung Wook PARK, Jong Yun LEE, Kyung Seob OH
  • Publication number: 20120293972
    Abstract: A stacked integrated circuit (IC) device includes a semiconductor IC having an active face, and an interconnect structure. The active face receives a regulated voltage from a voltage regulator (MEG). An active portion of the VREG, which supplies the regulated voltage to the semiconductor IC is coupled to the interconnect structure. A packaging substrate includes one or more inductors including a first set of through vias. The first set of through vias are coupled to the interconnect structure and cooperate with the active portion to provide the regulated voltage for the semiconductor IC. The IC also includes a printed circuit board (PCB) coupled to the packaging substrate. The PCB includes a second set of through vias coupled to the first set of through vias. The IC also includes one or more conducting paths on the PCB. The conducting path(s) couple together at least two through vias of the second set of through vias.
    Type: Application
    Filed: February 7, 2012
    Publication date: November 22, 2012
    Applicant: QUALCOMM INCORPORATED
    Inventors: Yuancheng Christopher Pan, Lew G. Chua-Eoan, Zhi Zhu, Junmou Zhang
  • Patent number: 8313981
    Abstract: A chip card in the form of an ID-1 card, a plug-in SIM or a USB token has a layered compound with two or three layers extending over the complete chip card. The chip card including an exterior foil layer has on its outward facing front side a communication contact layout and on its back side a flip chip, as well as a flip chip contact layout which is electroconductively connected with the communication contact layout on the front side.
    Type: Grant
    Filed: April 14, 2009
    Date of Patent: November 20, 2012
    Assignee: Giesecke & Devrient GmbH
    Inventor: Thomas Tarantino
  • Patent number: 8313984
    Abstract: Various semiconductor chip package substrates with reinforcement and methods of making the same are disclosed. In one aspect, a method of manufacturing is provided that includes providing a package substrate that has a first side and a second side opposite to the first side. The first side has a central area adapted to receive a semiconductor chip. A solder reinforcement structure is formed on the first side of the package substrate outside of the central area to resist bending of the package substrate.
    Type: Grant
    Filed: March 19, 2008
    Date of Patent: November 20, 2012
    Assignee: ATI Technologies ULC
    Inventors: Roden Topacio, Adam Zbrzezny
  • Patent number: 8309384
    Abstract: A wafer level packaging process for packaging components is provided. The process includes permanently connecting a functional side of a base substrate to a covering substrate at wafer level so that a plurality of functional regions on the functional side are in each case packaged to form a wafer level package, the plurality of functional regions being spaced apart from one another on the functional side; producing contact-connection recesses in the base substrate to uncover contact surfaces on the base substrate from a back surface of the base substrate; dividing the base substrate into body regions and connection regions; thinning the body regions or the connection regions until the wafer level package has different thicknesses in the body regions and the connection regions; and dicing wafer level package into chips along predefined cutting lines between the plurality of functional regions.
    Type: Grant
    Filed: April 2, 2010
    Date of Patent: November 13, 2012
    Assignee: Wafer-Level Packaging Portfolio LLC
    Inventor: Juergen Leib
  • Patent number: 8309402
    Abstract: A manufacturing method of a semiconductor structure includes providing a substrate having an upper surface and a bottom surface. First openings are formed in the substrate. An oxidization process is performed to oxidize the substrate having the first openings therein to form an oxide-containing material layer, and the oxide-containing material layer has second openings therein. A conductive material is filled into the second openings to form conductive plugs. A first device layer is formed a first surface of the oxide-containing material layer, and is partially or fully electrically connected to the conductive plugs. A second device layer is formed on a second surface of the oxide-containing material layer, and is partially or fully electrically connected to the conductive plugs.
    Type: Grant
    Filed: October 10, 2011
    Date of Patent: November 13, 2012
    Assignee: Industrial Technology Research Institute
    Inventors: Cha-Hsin Lin, Tzu-Kun Ku
  • Patent number: 8310048
    Abstract: Microelectronic devices and methods for manufacturing microelectronic devices are disclosed herein. An embodiment of one such method includes forming a plurality of through holes in a substrate with the through holes arranged in arrays, and attaching a plurality of singulated microelectronic dies to the substrate with an active side of the individual dies facing toward the substrate and with a plurality of terminals on the active side of the individual dies aligned with corresponding holes in the substrate. The singulated dies are attached to the substrate after forming the holes in the substrate.
    Type: Grant
    Filed: May 29, 2009
    Date of Patent: November 13, 2012
    Assignee: Micron Technology, Inc.
    Inventor: Teck Kheng Lee
  • Patent number: 8304921
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing a planar support structure having a cavity; forming a terminal within the cavity with the terminal coplanar with the planar support structure; forming a conductive pathway on the terminal and the planar support structure with the conductive pathway having a route portion and an interconnect attach portion at the end of the route portion; connecting a device and the interconnect attach portion with the interconnect attach portion towards the device; and forming an encapsulation over the planar support structure covering the conductive pathway and the device.
    Type: Grant
    Filed: November 13, 2009
    Date of Patent: November 6, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Zigmund Ramirez Camacho, Henry Descalzo Bathan, Allan P. Ilagan, Philip Lyndon Cablao
  • Patent number: 8304871
    Abstract: A packaged semiconductor device includes a semiconductor die including a substrate having a topside including active circuitry and a bottomside with at least one backside metal layer directly attached. A package including a molding material having a die pad and a plurality of leads is encapsulated within the molding material, wherein the leads include an exposed portion that includes a bonding portion. The topside of the semiconductor die is attached to the die pad, and the package includes a gap that exposes the backside metal layer along a bottom surface of the package. Bond wires couple pads on the topside of the semiconductor die to the leads. The bonding portions, the molding material along the bottom surface of the package, and the backside metal layer are all substantially planar to one another.
    Type: Grant
    Filed: April 5, 2011
    Date of Patent: November 6, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Frank Yu, Lance Wright, Chien-Te Feng, Sandra Horton
  • Publication number: 20120273938
    Abstract: A semiconductor device has a semiconductor die with a first conductive layer formed over an active surface of the semiconductor die. An insulation layer is formed over the active surface of the semiconductor die. A second conductive layer is conformally applied over the insulating layer and first conductive layer. Conductive pillars are formed over the first conductive layer. Conductive rings are formed around a perimeter of the conductive pillars. A conductive material is deposited over the surface of the conductive pillars within the conductive rings. A substrate has a third conductive layer formed over a surface of the substrate. The semiconductor die is mounted to a substrate with the third conductive layer electrically connected to the conductive material within the conductive rings. The conductive rings inhibit outward flow of the conductive material from under the conductive pillars to prevent electrical bridging between adjacent conductive pillars.
    Type: Application
    Filed: April 30, 2011
    Publication date: November 1, 2012
    Applicant: STATS CHIPPAC, LTD.
    Inventors: DaeSik Choi, Sang Mi Park
  • Publication number: 20120273935
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device are disclosed. An embodiment comprises forming a bump on a die, the bump having a solder top, melting the solder top by pressing the solder top directly on a contact pad of a support substrate, and forming a contact between the die and the support substrate.
    Type: Application
    Filed: April 29, 2011
    Publication date: November 1, 2012
    Inventors: Stefan Martens, Tze Yang Hin, Kian Pin Queck, Kathleen Ong, Chin Wei Ronnie Tan, Beng Keh See, Ulrich Krumbein, Horst Theuss
  • Patent number: 8298874
    Abstract: A method for forming a packaged electronic device including a package substrate having a top substrate surface including a die attach region including at least one land pad thereon and a first dielectric layer positioned lateral to the land pad and a non-die attach region. A second dielectric layer is formed on the top substrate surface of the package substrate. An IC die which is mounted to the top substrate surface of the package substrate. An underfill layer is formed between the IC die and the die attach region.
    Type: Grant
    Filed: June 18, 2012
    Date of Patent: October 30, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Bernardo Gallegos, Kenji Masumoto
  • Patent number: 8298873
    Abstract: The method for producing a circuit substrate of the present invention is characterized in that the circuit substrate is produced using as sheet a circuit substrate sheet including an uncured layer a part of which, the part being other than a part at which a circuit chip is disposed, is selectively curable before or after disposal of said circuit chip, wherein the uncured layer has a softness that enables embedding of the circuit chip in the circuit substrate sheet upon pressing the circuit chip that has been disposed on a surface of the uncured layer. According to the method for producing the circuit substrate of the present invention, the circuit chip can be embedded inwards with high accuracy, and the circuit substrate can be produced easily with high accuracy.
    Type: Grant
    Filed: January 17, 2008
    Date of Patent: October 30, 2012
    Assignee: Lintec Corporation
    Inventors: Tatsuo Fukuda, Masahito Nakabayashi, Naofumi Izumi
  • Patent number: 8298866
    Abstract: A method of forming an electronic component package includes coupling a first surface of an electronic component to a first surface of a first dielectric strip, the electronic component comprising bond pads on the first surface; forming first via apertures through the first dielectric strip to expose the bond pads; and filling the first via apertures with an electrically conductive material to form first vias electrically coupled to the bond pads. The bond pads are directly connected to the corresponding first vias without the use of a solder and without the need to form a solder wetting layer on the bond pads.
    Type: Grant
    Filed: January 26, 2012
    Date of Patent: October 30, 2012
    Assignee: Amkor Technology, Inc.
    Inventors: Ronald Patrick Huemoeller, Sukianto Rusli, David Razu
  • Patent number: 8293584
    Abstract: An integrated circuit package system is provided including forming a wafer having a back side and an active side, forming a recess in the wafer from the back side, forming a cover in the recess, and singulating the wafer at the recess filled with the cover.
    Type: Grant
    Filed: August 4, 2006
    Date of Patent: October 23, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Dennis Guillermo, Sheila Rima C. Magno, Ma. Shirley Asoy, Pandi Chelvam Marimuthu
  • Publication number: 20120261816
    Abstract: A device package substrate includes: a substrate having a cavity formed on a top surface thereof, the cavity having a chip mounting region; a first interconnection layer formed to extend to the inside of the cavity; a second interconnection layer formed to be spaced apart from the first interconnection layer; a chip positioned in the chip mounting region so as to be connected to the first and second interconnection layers; an insulating layer formed to cover the first and second interconnection layers and the chip and having a contact hole exposing a part of the second interconnection layer; and a bump pad formed in the contact hole so as to be connected to external elements.
    Type: Application
    Filed: June 25, 2012
    Publication date: October 18, 2012
    Inventors: Seung Wook Park, Hyung Jin Jeon, Young Do Kweon
  • Patent number: 8288863
    Abstract: The present invention provide a heat dissipation structure on the active surface of the die to increase the performance of the heat conduction in longitude direction of the semiconductor package device, so that the heat dissipating performance can be improved when the semiconductor package device is associated with the exterior heat dissipation mechanism.
    Type: Grant
    Filed: February 1, 2011
    Date of Patent: October 16, 2012
    Assignee: Global Unichip Corporation
    Inventors: Chia-Feng Yeh, Chung-Hwa Wu, Shao-Kang Hung
  • Patent number: 8288860
    Abstract: An integrated circuit package system includes: providing a base package of an elongated rectangular-box shape containing first electrical circuitry and including: forming a rectangular contact strip on and adjacent to a first end of the base package; and forming a base contact pad on and adjacent to a second end of the base package for connection to an electrical interconnect.
    Type: Grant
    Filed: September 9, 2008
    Date of Patent: October 16, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Chee Keong Chin, Yu Feng Feng, Wen Bin Qu
  • Patent number: 8283775
    Abstract: A semiconductor device including a semiconductor element 1 having an active element region 1a, a plurality of element electrodes 2 formed on a principal face of the semiconductor element, external terminals 6 and 7 connected to one or more element electrodes via connection members 8 and 9, one or more first heat-dissipation protrusions 4 formed on the principal face of the semiconductor element, an insulation resin layer 10 covering the principal face of the semiconductor element and the first heat-dissipation protrusions, and a heat-dissipation medium 11 contacting a face of the insulation resin layer on a side opposite to a side contacting front faces of the first heat-dissipation protrusions.
    Type: Grant
    Filed: March 16, 2011
    Date of Patent: October 9, 2012
    Assignee: Panasonic Corporation
    Inventors: Nozomi Shimoishizaka, Yoshifumi Nakamura, Kouichi Nagao
  • Patent number: 8278214
    Abstract: Methods for forming an integrated circuit chip package having through mold vias in a polymer block, and such packages are described. For example, a first interconnect layer may be formed on a molded polymer block, wherein the first interconnect layer comprises first interconnects through a first polymer layer and to the block. Then, at least one second interconnect layer may be formed on the first interconnect layer, wherein the second interconnect layer comprises second interconnects through a second polymer layer and to the first interconnects of the first interconnect layer. Through mold vias may then be formed through the block, into the first interconnect layer, and to the first interconnects. The through mold vias may be filled with solder to form bumps contacting the first interconnects and extending above the block. Other embodiments are also described and claimed.
    Type: Grant
    Filed: December 23, 2009
    Date of Patent: October 2, 2012
    Assignee: Intel Corporation
    Inventors: Mihir K. Roy, Islam A. Salama, Charavana K. Gurumurthy, Robert L. Sankman
  • Patent number: 8278753
    Abstract: The semiconductor device comprises a support plate; a semiconductor element; and conductor posts consisting of a conductor having a first end at one end and a second end at the other end, the second end being connected to the semiconductor element and the conductor posts being connected to the support plate at a position on the side of the second end that is closer to the first end, wherein the conductor posts have a heat conductivity of approximately 200 W/m·K or higher and a Vickers hardness of approximately 70 or lower.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: October 2, 2012
    Assignee: Ibiden Co., Ltd.
    Inventors: Kiyotaka Tsukada, Tetsuya Muraki, Atsunari Yamashita, Yoshitomo Tomida
  • Patent number: 8278147
    Abstract: Of three chips (2A), (2B), and (2C) mounted on a main surface of a package substrate (1) in a multi-chip module (MCM), a chip (2A) with a DRAM formed thereon and a chip (2B) with a flash memory formed thereon are electrically connected to wiring lines (5) of the package substrate (1) through Au bumps (4), and a gap formed between main surfaces (lower surfaces) of the chips (2A), (2B) and a main surface of the package substrate (1) is filled with an under-fill resin (6). A chip (2C) with a high-speed microprocessor formed thereon is mounted over the two chips (2A) and (2B) and is electrically connected to bonding pads (9) of the package substrate (1) through Au wires (8).
    Type: Grant
    Filed: September 23, 2009
    Date of Patent: October 2, 2012
    Assignee: Renesas Electronics Corporation
    Inventors: Yoshiyuki Kado, Takahiro Naito, Toshihiko Sato, Hikaru Ikegami, Takafumi Kikuchi
  • Patent number: 8278188
    Abstract: Systems, devices, and methods are presented that facilitate electronic manipulation and detection of submicron particles. A particle manipulation device contains a plurality of electrodes formed on an active semiconductor layer of an integrated circuit chip, where the electrodes and gap spacing between adjacent electrodes is submicron in size. The chip is oriented with its substrate face up, and at least a portion of the substrate is removed from the chip so the electrodes are in close proximity to a fluid chamber(s) placed over the chip, to facilitate manipulation of particles, contained in a buffer solution in the fluid chamber(s), to form a defined pattern. Innovative macro-scale optical detection is employed to detect the submicron particles, where a light beam is applied to the defined pattern, and interaction of the defined pattern with the light beam is detected and evaluated to facilitate detecting the particles.
    Type: Grant
    Filed: July 17, 2008
    Date of Patent: October 2, 2012
    Assignee: University of Pittsburgh—of the Commonwealth System of Higher Education
    Inventors: Steven P. Levitan, Samuel J. Dickerson, Donald M. Chiarulli
  • Patent number: 8273594
    Abstract: Low temperature, multi-layered, planar microshells for encapsulation of devices such as MEMS and microelectronics. The microshells include a planar perforated pre-sealing layer, below which a non-planar sacrificial layer is accessed, and a sealing layer to close the perforation in the pre-sealing layer after the sacrificial material is removed. In an embodiment, the pre-sealing layer has perforations formed with a damascene process to be self-aligned to the chamber below the microshell. The sealing layer may include a nonhermetic layer to physically occlude the perforation and a hermetic layer over the nonhermetic occluding layer to seal the perforation. In a particular embodiment, the hermetic layer is a metal which is electrically coupled to a conductive layer adjacent to the microshell to electrically ground the microshell.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: September 25, 2012
    Assignee: Silicon Laboratories Inc.
    Inventors: Emmanuel P. Quevy, Pezhman Monadgemi, Roger T. Howe
  • Patent number: 8273644
    Abstract: A soldering method of soldering first and second members includes shooting a laser light to at least one part of an outer peripheral portion surrounding a soldering-target region of the first member thereby to form an oxide film, and bonding the second member with the soldering-target region through a solder. According to the method, the solder resist is never exfoliated even after cleaning with chemicals for removing flux residues contained in solder.
    Type: Grant
    Filed: February 26, 2008
    Date of Patent: September 25, 2012
    Assignee: Fuji Electric Co., Ltd.
    Inventors: Kazunaga Onishi, Yoshitaka Nishimura, Tatsuo Nishizawa, Eiji Mochizuki
  • Patent number: 8269340
    Abstract: A heat spreader or lid for a microelectronic package, in which the heat spreader has an underside surface that includes at least one curvilinear contour, in which the curvilinear contour is selected from at least one positive or protruding curvilinear feature, at least one negative or recessed curvilinear feature, and a combination thereof. A microelectronic package that includes the heat spreader/lid, in which there is improved heat dissipation or reduced mechanical stress in an interface between the heat spreader/lid and a circuit chip.
    Type: Grant
    Filed: September 19, 2007
    Date of Patent: September 18, 2012
    Assignee: International Business Machines Corporation
    Inventors: Michael A. Gaynes, Maurice McGlashan-Powell, Soojae Park, Edward Yarmchuk
  • Patent number: 8269320
    Abstract: A method for manufacturing an integrated circuit package system includes: providing a lead frame; forming an integrated circuit package including the lead frame; providing a selectively exposed area on the lead frame; and coating a conductive shielding layer on the integrated circuit package for coupling the selectively exposed area.
    Type: Grant
    Filed: February 16, 2011
    Date of Patent: September 18, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Rui Huang, Byung Tai Do, Seng Guan Chow, Heap Hoe Kuan
  • Patent number: 8268670
    Abstract: A method for protecting a semiconductor device is disclosed that can improve reliability of a performance test for the semiconductor device and prevent damage to the semiconductor device during transportation or packaging for shipment. An IC cover is attached to the semiconductor device, which has height unevenness because it includes semiconductor chips and electric parts having different heights. The IC cover includes projecting portions and a base portion. After being attached to the semiconductor device, the projecting portions stand in a free area in the semiconductor device, and the base portion is supported by the projections to be separated from the semiconductor chips and electric parts in the semiconductor device. The IC cover is detachably attached to the semiconductor device.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: September 18, 2012
    Assignee: Fujitsu Semiconductor Limited
    Inventors: Kazuhiro Tashiro, Keisuke Fukuda, Naohito Kohashi, Shigeyuki Maruyama
  • Patent number: 8264849
    Abstract: An apparatus includes a coreless substrate with an embedded die that is integral to the coreless substrate, and at least one device assembled on a surface that is opposite to a ball-grid array disposed on the coreless substrate. The apparatus include an at least one stiffener layer that is integral to the coreless substrate and the stiffener layer is made of overmold material, underfill material, or prepreg material.
    Type: Grant
    Filed: June 23, 2010
    Date of Patent: September 11, 2012
    Assignee: Intel Corporation
    Inventor: John S. Guzek
  • Patent number: 8263438
    Abstract: A semiconductor device includes a substrate, a die assembly attachable to the substrate and a flexible strip extending over the substrate and the die assembly. The flexible strip has one or more routing circuits carried thereon. The die assembly and the substrate are arranged to be electrically connected through the one or more routing circuits carried on the flexible strip.
    Type: Grant
    Filed: January 4, 2011
    Date of Patent: September 11, 2012
    Assignee: Infineon Technologies AG
    Inventors: Alvin Seah, Elstan Anthony Fernandez
  • Patent number: 8258397
    Abstract: Imperfect filling sometimes occurs when a conductive material is filled into a through-hole formed on a solar cell. A method of manufacturing a solar cell of the invention employs a support wherein a conductive material is filled into a through-hole. Accordingly, it is possible to suppress occurrence of imperfect filling and thereby provide a method of manufacturing a solar cell with enhanced reliability. Moreover, a flat surface is provided on a solar cell of the present invention when a connector electrode is formed on a through-hole and this enables enhanced connection reliability.
    Type: Grant
    Filed: September 5, 2008
    Date of Patent: September 4, 2012
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Toyozo Nishida, Natsuyo Sasada
  • Patent number: 8258620
    Abstract: A circuit device includes an insulating base provided with a resin layer mixed with a fibrous filler, bumps provided in the insulating base and functioning as electrodes for connection, a semiconductor device that is flip-chip mounted, and an underfill filling a gap between the semiconductor device and the insulating base. By allowing the fibrous filler projecting through the top surface of the resin layer to be in contact with the underfill, strength of adhesion between the underfill and the insulating base is improved.
    Type: Grant
    Filed: August 8, 2008
    Date of Patent: September 4, 2012
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Mayumi Nakasato, Ryosuke Usui, Kiyoshi Shibata
  • Publication number: 20120217614
    Abstract: In one aspect, the present invention relates generally to integrated circuit (IC) packages and more specific to some embodiments of IC power convertor technologies. In particular, IC packages that have a high degree of scalability to handle high voltage or current levels, good heat dissipation properties, flexible adaptability to generate packages operable at a wide range of current levels and having a wide range of power adaptability, lends itself to rapid inexpensive prototyping, the ability to adapt various substrates and IC devices to one another without extensive retooling or custom designing of components, as well as other advantages.
    Type: Application
    Filed: February 25, 2011
    Publication date: August 30, 2012
    Applicant: NATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Lajos Burgyan, Marc Davis-Marsh
  • Patent number: 8253233
    Abstract: A module includes a substrate including a first copper surface and a semiconductor chip. The module includes a first sintered joint bonding the semiconductor chip directly to the first copper surface.
    Type: Grant
    Filed: February 14, 2008
    Date of Patent: August 28, 2012
    Assignee: Infineon Technologies AG
    Inventors: Karsten Guth, Ivan Nikitin
  • Publication number: 20120199960
    Abstract: An integrated circuit (IC) device includes an interposer having a dielectric substrate having a first side, a second side, and an inner aperture, wherein a plurality of electrically conductive traces are on the first side. An IC die includes a topside semiconductor surface having active circuitry and a bottomside surface, wherein the topside semiconductor surface includes a plurality of bond pads, and is attached over the inner aperture onto the interposer. First wirebond interconnects couple respective bond pads to respective electrically conductive traces. A workpiece includes a top workpiece surface including a plurality of contact pads thereon attached to the first side of the interposer. Second interconnects couple respective conductive traces to respective contact pads on the workpiece.
    Type: Application
    Filed: February 7, 2011
    Publication date: August 9, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: GLENN ENRICK CALDERON COSUE, EDGARDO RULLODA HORTALEZA, GERARDO CALDERON ANGELES, TIMER DEREQUITO PORRAS
  • Patent number: 8237260
    Abstract: A power semiconductor module with segmented base plate. One embodiment provides a semiconductor module including a base plate and at least two circuit carriers. The base plate includes at least two base plate segments spaced distant from one another. Each of the circuit carriers includes a ceramic substrate provided with at least a first metallization layer. Each of the circuit carriers is arranged on exactly one of the base plate segments. At least two of the circuit carriers are spaced distant from one another.
    Type: Grant
    Filed: November 26, 2008
    Date of Patent: August 7, 2012
    Assignee: Infineon Technologies AG
    Inventor: Roman Tschirbs
  • Patent number: 8237259
    Abstract: An electronic assembly is disclosed. One embodiment includes at least one semiconductor chip and a package structure embedding the semiconductor chip. The package structure includes at least one conducting line extending into an area of the package structure outside of the outline of the chip. The electronic assembly further includes a substrate embedding the package structure.
    Type: Grant
    Filed: June 13, 2007
    Date of Patent: August 7, 2012
    Assignee: Infineon Technologies AG
    Inventors: Klaus Pressel, Gottfried Beer
  • Patent number: 8237270
    Abstract: A semiconductor device 100 has such a structure that a semiconductor chip 110 is flip-chip mounted on a wiring board 120. The wiring board 120 has a multilayer structure in which a plurality of wiring layers and a plurality of insulating layers are arranged, and has a structure in which insulating layers of a first layer 122, a second layer 124, a third layer 126 and a fourth layer 128 are provided. The first layer 122 has a first insulating layer 121 and a second insulating layer 123. A protruded portion 132 which is protruded in a radial direction (a circumferential direction) from an outer periphery at one surface side of a first electrode pad 130 is formed on a whole periphery over a boundary surface between the first insulating layer 121 and the second insulating layer 123.
    Type: Grant
    Filed: February 24, 2011
    Date of Patent: August 7, 2012
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Kazuhiro Kobayashi, Junichi Nakamura, Kentaro Kaneko
  • Publication number: 20120196407
    Abstract: Embodiments of the present disclosure provide semiconductor packaging techniques that form a substrate using metal and insulating materials. The substrate includes a first surface that is bonded to a semiconductor device and a second surface that is bonded to a printed circuit board. The substrate is formed using several techniques that minimize the amount of mask levels used to form the substrate. For example, a metal substrate is patterned to form a three dimensional pattern on the surface. A dielectric material is deposited on the three dimensional pattern. Using several patterning and polishing embodiments described herein, the metal/dielectric substrate is patterned and polished to form a substantially flush surface that is bonded to the semiconductor device. In one embodiment, the top surface of the metal/dielectric substrate is patterned to expose the underlying metal substrate and the bottom surface of the metal substrate is polished to be substantially flush with the dielectric material.
    Type: Application
    Filed: January 25, 2012
    Publication date: August 2, 2012
    Inventors: Shiann-Ming Liou, Huahung Kao
  • Publication number: 20120193788
    Abstract: Various methods and apparatus for joining stacked substrates to a circuit board are disclosed. In one aspect, a method of manufacturing is provided that includes coupling plural substrates to form a stack. At least one of the plural substrates is a semiconductor chip. Plural conductive vias are formed in a first of the plural substrates. Each of the plural conductive vias includes a first end positioned in the first substrate and a second end projecting out of the first substrate.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 2, 2012
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Lei Fu, Frank Gottfried Kuechenmeister, Michael Zhuoying Su
  • Patent number: 8232639
    Abstract: In a method of manufacturing a semiconductor-device mounted board, connection terminals are formed on electrode pads on a semiconductor integrated circuit respectively. A first insulating layer is formed to cover the connection terminals. A plate-like medium having a rough surface is disposed on the first insulating layer. The rough surface of the plate-like medium is pressed onto the first insulating layer so that a part of each of the connection terminals is exposed. A semiconductor device is produced by removing the plate-like medium. A second insulating layer is formed to cover side surfaces of the semiconductor device. A wiring pattern is formed to cover surfaces of the first and second insulating layers, the wiring pattern being electrically connected to the exposed connection terminal parts.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: July 31, 2012
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Toshio Kobayashi, Takaharu Yamano, Takashi Kurihara
  • Patent number: 8232181
    Abstract: A manufacturing method of a semiconductor device is provided, which includes a process in which a transistor is formed over a first substrate; a process in which a first insulating layer is formed over the transistor; a process in which a first conductive layer connected to a source or a drain of the transistor is formed; a process in which a second substrate provided with a second insulating layer is arranged so that the first insulating layer is attached to the second insulating layer; a process in which the second insulating layer is separated from the second substrate; and a process in which a third substrate provided with a second conductive layer which functions as an antenna is arranged so that the first conductive layer is electrically connected to the second conductive layer.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: July 31, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Ryosuke Watanabe, Jun Koyama
  • Publication number: 20120182703
    Abstract: A method for making an electronic device includes forming an interconnect layer stack on a rigid wafer substrate having a plurality of patterned electrical conductor layers, a dielectric layer between adjacent patterned electrical conductor layers, and at least one solder pad on an uppermost patterned electrical conductor layer. An LCP solder mask having at least one aperture therein alignable with the at least one solder pad is formed. The LCP solder mask and interconnect layer stack are aligned and laminated together. Solder is positioned in the at least one aperture. At least one circuit component is attached to the at least one solder pad using the solder.
    Type: Application
    Filed: January 14, 2011
    Publication date: July 19, 2012
    Applicant: Harris Corporation, Corporation of the State of Delaware
    Inventors: Louis Joseph Rendek, JR., Michael Weatherspoon, Casey Philip Rodriguez, David Nicol
  • Publication number: 20120182702
    Abstract: A method of making an electronic device includes forming a circuit layer on a liquid crystal polymer (LCP) substrate and having at least one solder pad. The method also includes forming an LCP solder mask having at least one aperture therein alignable with the at least one solder pad. The method further includes aligning and laminating the LCP solder mask and the LCP substrate together, then positioning solder paste in the at least one aperture. At least one circuit component may then be attached to the at least one solder pad using the solder paste.
    Type: Application
    Filed: January 14, 2011
    Publication date: July 19, 2012
    Applicant: Harris Corporation
    Inventors: Louis Joseph RENDEK, JR., Travis L. KERBY, Casey Philip RODRIGUEZ
  • Publication number: 20120182701
    Abstract: A method is for making an electronic device and includes forming an interconnect layer stack on a sacrificial substrate and having a plurality of patterned electrical conductor layers, and a dielectric layer between adjacent patterned electrical conductor layers. The method also includes laminating and electrically joining through an intermetallic bond a liquid crystal polymer (LCP) substrate to the interconnect layer stack on a side thereof opposite the sacrificial substrate. The method further includes removing the sacrificial substrate to expose a lowermost patterned electrical conductor layer, and electrically coupling at least one first device to the lowermost patterned electrical conductor layer.
    Type: Application
    Filed: January 14, 2011
    Publication date: July 19, 2012
    Applicant: Harris Corporation
    Inventors: Michael Weatherspoon, David Nicol, Louis Joseph Rendek, JR.
  • Publication number: 20120182355
    Abstract: A die attach composition is used for bonding a silicon chip on a flat substrate. The die attach composition includes a cross-linkable epoxy resin having a rigid backbone, an epoxy siloxane resin, a fumed silica filler, an amine curing agent, and a silane coupling agent. The die attach composition is particularly useful in bonding silicon heater chips on flat ceramic substrate in forming an inkjet printhead assembly. The die attach composition allows accurate placement of silicon heater chips on flat ceramic substrate and exhibits good ink resistance.
    Type: Application
    Filed: January 18, 2011
    Publication date: July 19, 2012
    Inventors: David Graham, Jeanne Marie Saldanha Singh, Richard D. Wells, Joel Provence
  • Patent number: 8222089
    Abstract: Disclosed is a chip-on-film (COF) type semiconductor package and a device using the same. The COF type semiconductor package may include an insulation substrate including a top surface and bottom surface, a semiconductor device on the top surface of the insulation substrate, a heat dissipating component on the bottom surface of the insulation substrate, and at least one space between the bottom surface of the insulation substrate and a top surface of the heat dissipating component.
    Type: Grant
    Filed: February 23, 2011
    Date of Patent: July 17, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-sei Choi, Byung-seo Kim, Young-jae Joo, Ye-chung Chung, Kyong-soon Cho, Sang-heui Lee, Si-hoon Lee, Sa-yoon Kang, Dae-woo Son, Sang-gui Jo, Jeong-kyu Ha, Young-sang Cho
  • Publication number: 20120175774
    Abstract: A through substrate via (TSV) die includes a substrate including a topside semiconductor surface having active circuitry. The die includes a plurality of TSVs that each include an inner metal core that extend from the topside semiconductor surface to protruding TSV tips that extend out from the bottomside surface. A metal cap is on the protruding TSV tips that includes at least one metal layer that has a metal that is not in the inner metal core. A plurality of protruding warpage control features are on the bottomside surface lateral to the protruding TSV tips, wherein the plurality of protruding warpage control features do not have the protruding TSV tips thereunder. The plurality of protruding warpage control features can include the same metal layer(s) used for the metal cap.
    Type: Application
    Filed: January 6, 2011
    Publication date: July 12, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jeffrey Alan West, Jeffrey E. Brighton, Margaret Simmons-Matthews
  • Publication number: 20120178217
    Abstract: Provided is an interleaved or wavy spatial arrangement of the micro-vias providing the electrical pathways for the power and ground leads are described. The spatial arrangement increases the coupling pairs between power and ground vias or leads. This spatial arrangement is maintained even as the micro-vias transition across a plane from a direction of travel. Thus, the charge from the decoupling capacitor is able to more efficiently be delivered as the inductances are minimized through this design.
    Type: Application
    Filed: March 13, 2012
    Publication date: July 12, 2012
    Inventor: Li-Tien Chang
  • Patent number: 8218333
    Abstract: The present invention provides a printed circuit board capable of sufficiently ensuring joint strength and joint reliability when mounting a surface mounted device, and a mounting structure for a surface mounted device using the printed circuit board. A BGA package as a surface mounted device includes a plurality of solder balls arranged thereon and a printed circuit board includes a plurality of mounting pads corresponding respectively to the plurality of solder balls. The BGA package is connected to the mounting pads on the printed circuit board due to melting of the solder balls, thereby mounted on the printed circuit board. A concave via hole is formed on each of the mounting pads having a circular surface shape and a part of the solder ball is in the convex via hole. Here, the center of the convex via hole is apart from the center of each of the mounting pads by at least the diameter of the concave via hole.
    Type: Grant
    Filed: March 10, 2009
    Date of Patent: July 10, 2012
    Assignee: Panasonic Corporation
    Inventors: Masato Udaka, Seiji Tokii