Having Substrate Registration Feature (e.g., Alignment Mark) Patents (Class 438/401)
  • Patent number: 7785981
    Abstract: A solid state imaging device having a back-illuminated type structure in which a lens is formed on the back side of a silicon layer with a light-receiving sensor portion being formed thereon. Insulating layers are buried into the silicon layer around an image pickup region, with the insulating layer being buried around a contact layer that connects an electrode layer of a pad portion and an interconnection layer of the surface side. A method of manufacturing such a solid-state imaging device is also provided.
    Type: Grant
    Filed: June 30, 2008
    Date of Patent: August 31, 2010
    Assignee: Sony Corporation
    Inventors: Yuichi Yamamoto, Hayato Iwamoto
  • Patent number: 7781299
    Abstract: A method is disclosed for making a leadframe package stand having application in semiconductor packaging and microelectronic assembly in which an IC device (e.g., a bare chip IC, a wafer level package, or a chipscale package) is received for electrical connection to a PWB or for vertical package over package stacking. Electrically conductive leadframe traces are arranged in an area array circuit pattern between outer leads at the periphery of the mold body of a leadframe for connection to the PWB to inner leads for connection to the IC device. The inner lead tips terminate at each side of the IC device in groups of parallel aligned rows and columns to facilitate connection to the IC device without using intermediate bonding wires. Prior to molding, the inner leads of the conductive traces are secured by sacrificial tie-bars or adhesive tape to prevent movement of the inner leads and possible short circuits during molding. A cavity is formed in the mold body during molding so as to lie above the inner leads.
    Type: Grant
    Filed: March 31, 2005
    Date of Patent: August 24, 2010
    Assignee: Kingston Technology Corporation
    Inventor: Wei H. Koh
  • Publication number: 20100207284
    Abstract: A method and apparatus includes an integrated circuit device, and at least one alignment mark on the integrated circuit device, the alignment mark comprises a first coded region, a second coded region adjacent the first coded region, and a third coded region adjacent the second coded region, the second coded region located between the first coded region and the third coded region, and markings on the first coded region and the third coded region being identical.
    Type: Application
    Filed: February 19, 2009
    Publication date: August 19, 2010
    Applicant: International Business Machines Corporation
    Inventors: Karen L. Holloway, Holly LaFerrara, Alexander L. Martin, Martin E. Powell, Timothy J. Wiltshire, Roger J. Yerdon
  • Publication number: 20100210088
    Abstract: A manufacturing method of a semiconductor device includes the steps of: forming first and second alignment marks by forming first and second alignment mark grooves on a first surface of a semiconductor substrate and filling the grooves with a material different from the semiconductor substrate; forming a first element on the first surface in alignment using the first alignment mark; bonding a support substrate to the first surface; reversing a bonded structure of the support substrate and the semiconductor substrate around a predetermined axis and thinning the semiconductor substrate from a second surface side of the semiconductor substrate at least until a thickness with which a position of the second alignment mark is detected by reflected light obtained by application of alignment light from the second surface side of the semiconductor substrate is obtained; and forming a second element on the second surface in alignment using the second alignment mark.
    Type: Application
    Filed: February 10, 2010
    Publication date: August 19, 2010
    Applicant: SONY CORPORATION
    Inventors: Toshiyuki Ishimaru, Kenji Takeo, Ryo Takahashi
  • Patent number: 7776625
    Abstract: The present invention provides a method for manufacturing a semiconductor device. The method for manufacturing the semiconductor device, without limitation, may include providing a substrate having a sub-surface feature and a surface feature, and determining a location of the sub-surface feature relative to the surface feature using a scatterometer.
    Type: Grant
    Filed: June 9, 2006
    Date of Patent: August 17, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Martin B. Mollat, Christopher C. Baum, Jonathan W. VanBuskirk
  • Patent number: 7776709
    Abstract: A method (and apparatus) of replicating a pattern on a structure, includes using imprint lithography to replicate a pattern formed on a first structure onto a portion of a second structure.
    Type: Grant
    Filed: October 26, 2007
    Date of Patent: August 17, 2010
    Assignee: International Business Machines Corporation
    Inventors: Matthew E. Colburn, Yves C. Martin, Theodore G. van Kessel, Hematha K. Wickramasinghe
  • Publication number: 20100203701
    Abstract: A design for a crack stop and moisture barrier for a semiconductor device includes a plurality of discrete conductive features formed at the edge of an integrated circuit proximate a scribe line. The discrete conductive features may comprise a plurality of staggered lines, a plurality of horseshoe-shaped lines, or a combination of both.
    Type: Application
    Filed: April 23, 2010
    Publication date: August 12, 2010
    Inventors: Sun-Oo Kim, O Seo Park
  • Patent number: 7772710
    Abstract: A zero-order overlay target comprises a first zero-order line array fabricated on a first layer of a semiconductor structure, the first zero-order line array having a first pitch, and a second zero-order line array fabricated on a second layer of the semiconductor structure, the second zero-order line array having a second pitch. The second pitch may be different from the first pitch, and a portion of the second zero-order line array may be positioned to become optically coupled to a portion of the first zero-order line array when subject to an overlay measurement. Further, the second pitch may be variable. For example, the variable pitch may comprise a first set of features having a pitch approximately equal to the first pitch, a second set of features having a pitch different from the first pitch, and a third set of features having a pitch approximately equal to the first pitch.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: August 10, 2010
    Assignees: Sematech, Inc., National Institute of Standards and Technology
    Inventors: Richard Silver, Pete Lipscomb, Bryan Barnes, Ravikirran Attota
  • Patent number: 7772048
    Abstract: A semiconductor device is made by steps of removing portions of a first capping layer, removing portions of a sacrificial layer, recessing sidewalls, and forming fin structures. The step of removing portions of the first capping layer forms a first capping structure that covers portions of the sacrificial layer. The step of removing portions of the sacrificial layer removes portions of the sacrificial layer that are not covered by the first capping structure to define an intermediate structure. The step of recessing the sidewalls recesses sidewalls of the intermediate structure relative to edge regions of the first capping structure to form a sacrificial structure having recessed sidewalls. The step of forming fin structures forms fin structures adjacent to the recessed sidewalls.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: August 10, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Robert E. Jones, Rickey S. Brownson
  • Publication number: 20100197105
    Abstract: A semiconductor IC includes grooves formed in a substrate to define a first dummy region and second dummy regions formed at a scribing area, and third dummy regions and a fourth dummy region formed at a product area. A width of the first dummy region is greater than widths of each of the second and third dummy regions and a width of the fourth dummy region is greater than widths of each of the third dummy regions. A conductor pattern is formed over the first dummy region for optical pattern recognition. The first dummy region is formed under the conductor pattern so the grooves are not formed under the conductor pattern. The second dummy regions are spaced from one another by a predetermined spacing at the scribing area, and the third dummy regions are spaced from one another by a predetermined spacing at the product area.
    Type: Application
    Filed: April 9, 2010
    Publication date: August 5, 2010
    Inventors: Hiroyuki UCHIYAMA, Hiraku Chakihara, Teruhisa Ichise, Michimoto Kaminaga
  • Patent number: 7759029
    Abstract: A substrate provided with an alignment mark in a substantially transmissive process layer overlying the substrate, said mark comprising high reflectance areas for reflecting radiation of an alignment beam of radiation, and low reflectance areas for reflecting less radiation of the alignment beam, wherein the high reflectance areas comprise at least one substantially linear sub-grating. In one example, a substantially linear sub-grating comprises a plurality of spaced square regions.
    Type: Grant
    Filed: November 6, 2008
    Date of Patent: July 20, 2010
    Assignee: ASML Netherlands B.V.
    Inventor: Richard Johannes Franciscus Van Haren
  • Patent number: 7759808
    Abstract: The present invention includes a first recognition mark which is arranged in a frame part of a perimeter of an implementation region having a plurality of semiconductor chips implemented therein so that the position of the semiconductor substrate can be macroscopically detected by using a recognition camera, and a second recognition mark which is formed into a smaller shape than the first recognition mark so that the position of the dividing line can be microscopically detected by using a recognition camera. The second recognition mark is arranged so that its center line is positioned on a line that extends from a dicing line, and has a pattern shape which is formed so as to be linearly symmetric with respect to the center line. This pattern shape is formed so that the ratio of a length occupying a direction parallel to the dicing line is larger than that occupying a direction perpendicular to the dicing line, and includes a flow region for promoting the flow of an etchant for forming the pattern shape.
    Type: Grant
    Filed: October 15, 2008
    Date of Patent: July 20, 2010
    Assignee: Elpida Memory, Inc.
    Inventor: Osamu Kindo
  • Patent number: 7751047
    Abstract: A lithographic substrate provided with an alignment mark, the alignment mark having a plurality of features spaced apart from one another, each feature being spaced apart from adjacent features by a different distance is disclosed. Further, there is disclosed a method of aligning a lithographic substrate provided with an alignment mark which has a plurality of features spaced apart from one another, each feature being spaced apart from adjacent features by a different distance, the method including measuring a distance between two of the features on the substrate, comparing the distance with a recorded set of distances, and determining from the comparison the position of the substrate.
    Type: Grant
    Filed: August 2, 2005
    Date of Patent: July 6, 2010
    Assignee: ASML Netherlands B.V.
    Inventors: Fransiscus Godefridus Casper Bijnen, Henricus Wilhelmus Maria Van Buel
  • Patent number: 7745301
    Abstract: Self-alignment structures, such as micro-balls and V-grooves, may be formed on chips made by different processes. The self-alignment structures may be aligned to mask layers within an accuracy of one-half the smallest feature size inside a chip. For example, the alignment structures can align an array of pads having a pitch of 0.6 microns, compared to a pitch of 100 microns available with today's Ball Grid Array (BGA) technology. As a result, circuits in the mated chips can communicate via the pads with the same speed or clock frequency as if in a single chip. For example, clock rates between interconnected chips can be increased from 100 MHz to 4 GHz due to low capacitance of the interconnected pads. Because high-density arrays of pads can interconnect chips, chips can be made smaller, thereby reducing cost of chips by order(s) of magnitude.
    Type: Grant
    Filed: August 21, 2006
    Date of Patent: June 29, 2010
    Assignee: Terapede, LLC
    Inventor: Madhukar B. Vora
  • Patent number: 7745344
    Abstract: A method for integrating Non-Volatile Memory (NVM) circuitry with logic circuitry is provided. The method includes depositing a first layer of gate material over the NVM area and the logic area of the substrate. The method further includes depositing multiple adjoining sacrificial layers comprising nitride, oxide and nitride (ARC layer) overlying each other. The multiple adjoining sacrificial layers are used to pattern select gate and control gate of memory transistor in the NVM area, and the ARC layer of the multiple adjoining sacrificial layers is used to pattern gate of logic transistor in the logic area.
    Type: Grant
    Filed: October 29, 2007
    Date of Patent: June 29, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Gowrishankar L. Chindalore
  • Patent number: 7741652
    Abstract: An alignment device and applications thereof are disclosed. The device comprises a dam structure disposed on a first substrate, and a post disposed on a second substrate at a position corresponding to the dam structure. The dam structure comprises a groove. The post is disposed in the groove of the dam structure when bonding the first and second substrates.
    Type: Grant
    Filed: March 7, 2008
    Date of Patent: June 22, 2010
    Assignee: VisEra Technologies Company Limited
    Inventor: Hsiao-Wen Lee
  • Patent number: 7737566
    Abstract: Alignment marks for use on substrates. An exemplary implementation provides phase depth control. A grating mark, for example, can be etched on a silicon wafer with sub-wavelength segmentation in the spacing portion of the alignment grating's period. The sub-wavelength segmentation can be applied to the spaces or to the lines, or both, of an alignment grating to control the phase depth of the grating. By applying segmentation with a period smaller than the alignment light wavelength in either the space(s) and/or in the line(s) of the grating, the effective refractive index in that region can be manipulated. This change in the effective index will result in a change in the phase depth (optical path length). By varying the duty cycle of the sub-wavelength segmented region, the effective refractive index can be controlled, thereby providing selective control over the phase depth.
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: June 15, 2010
    Assignee: ASML Netherlands B.V.
    Inventors: Richard Johannes Franciscus Van Haren, Sami Musa
  • Patent number: 7727853
    Abstract: A processing method for selectively reducing or removing the region to be exposed with energy ray in a film formed on a substrate, comprising relatively scanning a first exposure light whose shape on the substrate is smaller than the whole first region to be exposed against the whole first region to be exposed to selectively remove or reduce the first region to be exposed, and exposing a whole second region to be exposed inside the whole first region to be exposed with a second exposure light to selectively expose the whole second region to be exposed.
    Type: Grant
    Filed: July 1, 2008
    Date of Patent: June 1, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tomoyuki Takeishi, Kenji Kawano, Hiroshi Ikegami, Shinichi Ito, Riichiro Takahashi
  • Patent number: 7727852
    Abstract: The invention relates to a substrate with a check mark and a method of inspecting position accuracy of conductive glue dispensed on the substrate. The method is implemented on the substrate having at least one transfer pad and at least one check mark arranged near the border of the transfer pad. After the conductive glue spot is dispensed on the transfer pad, the method includes first capturing an image by a video capturing element, then determining whether the conductive glue spot exist in the image and determining whether the conductive glue spot from the image matches a predetermined standard, if not, generating a report and a warning.
    Type: Grant
    Filed: August 8, 2008
    Date of Patent: June 1, 2010
    Assignee: AU Optronics Corporation
    Inventor: San-Chi Wang
  • Patent number: 7723178
    Abstract: A semiconductor structure fabrication method. The method includes providing a semiconductor structure which includes a first semiconductor layer and a dielectric bottom portion in the first semiconductor layer. A second semiconductor layer on the first semiconductor layer is formed. The first and second semiconductor layers include a semiconductor material. A dielectric top portion and a first STI (Shallow Trench Isolation) region are formed in the second semiconductor layer. The dielectric top portion is in direct physical contact with the dielectric bottom portion.
    Type: Grant
    Filed: July 18, 2008
    Date of Patent: May 25, 2010
    Assignee: International Business Machines Corporation
    Inventors: James William Adkisson, Andres Bryant, Anthony Kendall Stamper, Mickey H. Yu
  • Patent number: 7723181
    Abstract: A small-size (w<0.5 micrometers) alignment mark in combination with a “k1 process” is proposed, which is particularly suited for the fabrication of trench-capacitor DRAM devices which requires highly accurate AA-DT and GC-DT overlay alignment. The “k1 process” is utilized to etch away polysilicon studded in the alignment mark trenches and to refresh the trench profile, thereby improving overlay alignment accuracy and precision.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: May 25, 2010
    Assignee: Nanya Technology Corp.
    Inventors: An-Hsiung Liu, Chiang-Lin Shih, Wen-Bin Wu, Hui-Min Mao, Lin-Chin Su, Pei-Ing Lee
  • Patent number: 7723203
    Abstract: A method of forming an alignment key with a capping layer in a semiconductor device without an additional mask formation process, and a method of fabricating a semiconductor device using the same, may be provided. The method of forming an alignment key may include forming an isolation layer confining an active region in a chip region of a semiconductor substrate, and forming an alignment key having a step height difference with respect to the surface of the semiconductor substrate in a scribe lane. An at least one formation layer for forming an element may be formed on the substrate, and patterned, to form an element-forming pattern on the semiconductor substrate in the chip region, and a capping layer capping the alignment key on the semiconductor substrate in the scribe lane.
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: May 25, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Myoung-Soo Kim
  • Publication number: 20100124812
    Abstract: A method for fabricating a semiconductor device includes forming buried bit lines in a first substrate; forming a trench that separate the buried bit lines from each other; forming an interlayer insulation layer to gap-fill the trench; forming a second substrate over the first substrate gap-filled with the interlayer insulation layer; forming a protective pattern over the second substrate; forming a plurality of active pillars by etching the second substrate using the protective pattern as an etch barrier; and forming vertical gates surrounding sidewalls of the active pillars.
    Type: Application
    Filed: June 27, 2009
    Publication date: May 20, 2010
    Inventor: Young-Kyun Jung
  • Patent number: 7718504
    Abstract: Disclosed is a semiconductor device having an align key and a method of fabricating the same. The semiconductor device includes a semiconductor substrate having a cell area and an align key area. An isolation layer that defines a cell active area is disposed in the cell area of the semiconductor substrate. A cell charge storage layer pattern is disposed across the cell active area. An align charge storage layer pattern is disposed in the align key area of the semiconductor substrate. An align trench self-aligned with the align charge storage layer pattern is formed in the align key area of the semiconductor substrate.
    Type: Grant
    Filed: September 27, 2006
    Date of Patent: May 18, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Su Kim, In-Wook Cho, Myeong-Cheol Kim, Sung-Woo Lee, Jin-Hee Kim, Doo-Youl Lee, Sung-Ho Kim
  • Patent number: 7715007
    Abstract: Alignment of layers during manufacture of a multi-layer sample is controlled by applying optical measurements to a measurement site in the sample. The measurement site includes two diffractive structures located one above the other in two different layers, respectively. The optical measurements include at least two measurements with different polarization states of incident light, each measurement including illuminating the measurement site so as to illuminate one of the diffractive structures through the other. The diffraction properties of the measurement site are indicative of a lateral shift between the diffractive structures. The diffraction properties detected are analyzed for the different polarization states of the incident light to determine an existing lateral shift between the layers.
    Type: Grant
    Filed: November 26, 2007
    Date of Patent: May 11, 2010
    Assignee: Nova Measuring Instruments, Ltd.
    Inventors: Boaz Brill, Moshe Finarov, David Schiener
  • Publication number: 20100112779
    Abstract: An integrated circuit includes a visually discernable indicator formed as part of the integrated circuit to indicate a directionality of a non-visually discernable characteristic of the integrated circuit.
    Type: Application
    Filed: November 9, 2009
    Publication date: May 6, 2010
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: EDWARD O. TRAVIS, MEHUL D. SHROFF, DONALD E. SMELTZER, TRACI L. SMITH
  • Patent number: 7709344
    Abstract: A method comprises depositing a dielectric film layer, a hard mask layer, and a patterned photo resist layer on a substrate. The method further includes selectively etching the dielectric film layer to form sub-lithographic features by reactive ion etch processing and depositing a barrier metal layer and a copper layer. The method further includes etching the barrier metal layer and hard mask layer by gas cluster ion beam (GCIB) processing.
    Type: Grant
    Filed: November 22, 2005
    Date of Patent: May 4, 2010
    Assignee: International Business Machines Corporation
    Inventors: Shyng-Tsong T. Chen, John A. Fitzsimmons, Shom S. Ponoth, Terry A. Spooner
  • Patent number: 7705477
    Abstract: An optical target is provided. In one embodiment, the target is formed on a substrate. The target includes a first layer deposited below a second layer on the substrate. The second layer is deposited below a third layer on the substrate. The first layer has a topographic contour formed thereon, the first layer at least partially projecting a patterned topographical contour through the second layer to the third layer.
    Type: Grant
    Filed: May 11, 2007
    Date of Patent: April 27, 2010
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Simon Dodd, Michael D. Miller, Joseph M. Torgerson
  • Patent number: 7704850
    Abstract: A semiconductor device for determining an overlay error on a semiconductor substrate includes a first and a second transistor. Each transistor includes two diffusion regions associated with a gate, the diffusion regions of each transistor being arranged in a first direction. The second transistor is arranged adjacent to the first transistor in a second direction perpendicular to the first direction. The first and second gate each have a non-uniform shape, and the second gate is oriented with respect to an orientation of the first gate in such a way that an effect of an overlay error on a device parameter of the second transistor has an opposite sign in comparison to an effect of the overlay error on a corresponding device parameter of the first transistor.
    Type: Grant
    Filed: September 8, 2006
    Date of Patent: April 27, 2010
    Assignee: ASML Netherlands B.V.
    Inventors: Mircea Dusa, Axel Nackaerts, Gustaaf Verhaegen
  • Patent number: 7700383
    Abstract: A manufacturing method for a semiconductor device comprises: mounting a semiconductor element, having an alignment mark, on a substrate; forming a composite of metal film and insulating film such that the surface of the semiconductor element is covered therewith; and removing a part of the composite of metal film and insulating film so as to expose the alignment mark. The position of each electrode of the semiconductor element mounted on the substrate is determined based upon detection results obtained by detection of the exposed alignment mark.
    Type: Grant
    Filed: March 17, 2005
    Date of Patent: April 20, 2010
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Ryosuke Usui, Yasunori Inoue
  • Patent number: 7696057
    Abstract: A method for aligning a first set of features of a fabrication level of an integrated circuit chip to an electron beam alignment target including a high atomic weight layer formed in a substrate and forming the first set of features using electron beam lithography and for aligning a second set of features of the same fabrication level of the integrated circuit chip to an optical alignment target formed in the substrate and forming the second set of features using photolithography, the optical alignment target itself is aligned to the electron beam alignment target. Also a method of forming and a structure of the electron beam alignment target.
    Type: Grant
    Filed: January 2, 2007
    Date of Patent: April 13, 2010
    Assignee: International Business Machines Corporation
    Inventors: David Michael Fried, John Michael Hergenrother, Sharee Jane McNab, Michael J. Rooks, Anna Topol
  • Publication number: 20100084715
    Abstract: A semiconductor device is provided which includes a semiconductor substrate having a first region and a second region, the first and second regions being isolated from each other, a plurality of transistors formed in the first region, an alignment mark formed in the second region, the alignment mark having a plurality of active regions in a first direction, and a dummy gate structure formed over the alignment mark, the dummy gate structure having a plurality of lines in a second direction different from the first direction.
    Type: Application
    Filed: May 21, 2009
    Publication date: April 8, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Gary Shen, Ming-Yuan Wu, Chiung-Han Yeh, Kong-Beng Thei, Harry Chuang
  • Patent number: 7687328
    Abstract: A method of forming a polycrystalline thin film for a thin film transistor, a mask used in the method, and a method of making a flat panel display device using the method of forming a polycrystalline thin film for a thin film transistor are disclosed. Certain embodiments are capable of providing a display device in which the polycrystalline thin film is uniformly crystallized such luminance non-uniformity is reduced. In the method of forming a polycrystalline thin film for a thin film transistor, amorphous material is crystallized using a laser and a mask having a mixed structure of one or more transmission region sets each comprising one or more transmission regions through which the laser beam is capable of passing and one or more non-transmission regions through which the laser beam is not capable of passing. The laser beam is directed onto overlapping regions of the material.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: March 30, 2010
    Assignee: Samsung Mobile Display Co., Ltd.
    Inventors: Hye-Hyang Park, Ki-Yong Lee
  • Patent number: 7684040
    Abstract: An overlay mark is described, wherein the overlay mark is used for checking the alignment accuracy between a lower layer defined by two exposure steps and a lithography process for defining an upper layer, including a part of the lower layer and a photoresist patter. The part of the lower layer includes two first x-directional, two first y-directional bar-like patterns. The first x-directional and first y-directional bar-like patterns are defined by one exposure step to define a first rectangle. The second x-directional and second y-directional bar-like patterns are defined by another exposure to define a second rectangle, wherein the second rectangle is wider than the first rectangle. The photoresist pattern, which is formed by the lithograph process, is disposed over the part of the lower layer and is surrounded by the bar-like patterns.
    Type: Grant
    Filed: June 7, 2007
    Date of Patent: March 23, 2010
    Assignee: MACRONIX International Co., Ltd.
    Inventor: Chin-Cheng Yang
  • Patent number: 7682933
    Abstract: Provided is a method and apparatus for close alignment of two or more electrically conductive wafers which are positioned face-to-face in closely spaced opposition, the wafers having position marks on corresponding portions thereof, the wafers being aligned as to their mating components, as guided by optically comparing the alignment of the respective position marks; deflecting an interior portion of one of the wafers into contact with the other wafer, to partially bond the wafers to each other, then fully contacting and bonding the rest of the wafer pair and then optically checking the resulting wafer alignment to see if same is acceptable.
    Type: Grant
    Filed: September 26, 2007
    Date of Patent: March 23, 2010
    Assignee: The United States of America as represented by the Secretary of the Air Force
    Inventor: Andrew H. Loomis
  • Patent number: 7678288
    Abstract: A method of manufacturing bonded substrate structures. The method includes providing a first substrate comprising a first surface region and processing the first surface region to form a first pattern region using a first photolithographic stepper characterized by a first tolerance criteria for alignment. The method also includes providing a second substrate comprising a second surface region and processing the second surface region through at least one masking process to form a second pattern region using a second photolithographic stepper characterized by a second tolerance criteria for alignment.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: March 16, 2010
    Assignee: Miradia Inc.
    Inventors: Xiao Yang, Kegang Huang, Yuxiang Wang, Howard Woo
  • Patent number: 7679202
    Abstract: A plurality of device patterns constituting part of an electronic circuit are formed over the surface of a substrate. A symbol pattern to be used for an identification sign is formed in the same layer as the device patterns. A width of the device pattern is within a pattern width range on a design rule. The symbol pattern is formed by a plurality of isolated element patterns. The element pattern is either a linear pattern or a dot pattern. A width of the element pattern is equal to or larger than 0.8 time a lower limit value of the pattern width range and equal to or smaller than 1.2 times an upper limit value of the pattern width range.
    Type: Grant
    Filed: April 24, 2007
    Date of Patent: March 16, 2010
    Assignee: Fujitsu Microelectronics Limited
    Inventors: Shigeki Yoshida, Fumio Ushida, Nobuhisa Naori, Yasutaka Ozaki
  • Publication number: 20100059794
    Abstract: To provide a circuit layout design method that can prevent degradation of the circuit reliability even in highly miniaturized circuit cells. In order to prevent noise from a power supply potential or a reference potential with a large potential difference from affecting a gate electrode and causing a malfunction, a first plug connected to the gate electrode and a second plug to which the power supply potential or the reference potential is supplied are required to be spaced from each other by a distance sufficient for the noise from the power supply potential or the reference potential not to affect the first plug. To this end, among the second plugs placed at equal intervals under the wiring, only the second plug placed at a layout position that is not sufficiently spaced from the first plug is deleted at the time of planar layout design.
    Type: Application
    Filed: August 23, 2009
    Publication date: March 11, 2010
    Inventors: Hiroharu SHIMIZU, Masakazu Nishibori, Toshihiko Ochiai
  • Publication number: 20100052191
    Abstract: A method of manufacturing an integrated circuit provides a metrology mark (e.g., alignment mark or overlay mark). The method includes forming a first plurality of first structures arranged in a matrix in a substrate. Portions of the matrix are covered with a mask such that first portions of the matrix are left exposed and second portions of the matrix are covered. Signal response properties of exposed ones of the first structures in the matrix are altered to form a metrology mark. The metrology mark includes first and second mark portions with different signal response properties and which are aligned to a virtual grid. The evaluation of precisely positioned metrology marks may be improved with low impact on process complexity.
    Type: Application
    Filed: August 29, 2008
    Publication date: March 4, 2010
    Applicant: QIMONDA AG
    Inventors: Sven Trogisch, Joerg Tschischgale, Markus Bender
  • Publication number: 20100052192
    Abstract: An electronic element wafer module is provided, in which a transparent support substrate is disposed facing a plurality of electronic elements formed on a wafer and a plurality of wafer-shaped optical elements are disposed on the transparent support substrate, where a groove is formed along a dicing line between the adjacent electronic elements, penetrating from the optical elements through the transparent support substrate, with a depth reaching a surface of the wafer or with a depth short of the surface of the wafer; and a light shielding material is applied on side surfaces and a bottom surface of the groove or is filled in the groove, and the light shielding material is applied or formed on a peripheral portion of a surface of the optical element, except for on a light opening in a center of the surface.
    Type: Application
    Filed: August 12, 2009
    Publication date: March 4, 2010
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Masahiro Hasegawa, Aiji Suetake
  • Publication number: 20100052060
    Abstract: A semiconductor device is provided which includes a semiconductor substrate having a first portion and a second portion, transistors formed in the first portion of the substrate, each transistor having a gate structure with a high-k dielectric and a metal gate, a device element formed in the second portion of the substrate, the device element being isolated by an isolation region, and a polishing stopper formed adjacent the isolation region and having a surface that is substantially planar with a surface of the gate structures of the transistors in the first region.
    Type: Application
    Filed: June 3, 2009
    Publication date: March 4, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Su-Chen Lai, Ming-Yuan Wu, Kong-Beng Thei, Harry Hak-Lay Chuang, Chiung-Han Yeh, Hong-Dyi Chang, Kuo Cheng Cheng, Chien-Hung Wu, Tzung-Chi Lee
  • Patent number: 7670922
    Abstract: A resist pattern for alignment measurement being shrunk by a heat flow includes a plurality of positive type or negative type line patterns. Widths of spaces between the line patterns are greater than twice those of the line patterns. Alternatively, the resist pattern comprises a box-shaped or slit-shaped measurement pattern and a pair of box-shaped or slit-shaped auxiliary patterns provided inside and outside the measurement pattern, respectively.
    Type: Grant
    Filed: July 6, 2006
    Date of Patent: March 2, 2010
    Assignee: Oki Semiconductor Co., Ltd.
    Inventors: Hiroyuki Yusa, Azusa Yanagisawa, Toshifumi Kikuchi, Akihiro Makiuchi
  • Patent number: 7659177
    Abstract: Disclosed is a semiconductor device, and more particularly, a manufacturing method of a high voltage semiconductor device. The method includes: forming a semiconductor substrate having a key area for an alignment key, a low voltage area for a low voltage device, and a high voltage area for a high voltage device; forming an oxide film on the substrate; and forming an insulating film on the oxide film. After removing the insulating film, the method includes forming a plurality of shallow trench isolations (STI's) in the areas of the substrate; forming a nitride layer on the substrate and on STIs; sequentially forming a plurality of wells and drift areas by implanting an impurity ion into the high voltage area; and sequentially forming the plurality of wells and the drift areas by implanting an impurity ion into the low voltage area. A system on chip (SOC) process may thus be simplified.
    Type: Grant
    Filed: October 4, 2007
    Date of Patent: February 9, 2010
    Assignee: Dongku Hitek Co., Ltd.
    Inventor: Yong Keon Choi
  • Publication number: 20100019273
    Abstract: A semiconductor light emitting device or a semiconductor device produced using a nitride type III-V group compound semiconductor substrate on which a plurality of second regions made of a crystal having a second average dislocation density are regularly arranged in a first region made of a crystal having a first average dislocation density so as to produce the structured substrate, the second average dislocation density being greater than the first average dislocation density, a light emitting region of the semiconductor light emitting device or an active region of the semiconductor device is formed in such a manner that it does not pass through any one of the second regions.
    Type: Application
    Filed: August 20, 2009
    Publication date: January 28, 2010
    Applicants: SONY CORPORATION, SUMITOMO ELECTRIC INDUSTRIES, LTD
    Inventors: Toshimasa Kobayashi, Kensaku Motoki
  • Patent number: 7651931
    Abstract: The laser beam projection mask 14 has three rectangular-shaped slits 25, 26, 27 as transmission areas. These three slits 25, 26, 27 are formed in sequence in X direction shown by an arrow X in FIG. 2C at specified intervals, and the width in the X direction decreases in the order of the slit 25, the slit 26 and the slit 27. More particularly, transmission coefficients of the transmission areas change in conformity with a temperature distribution curve V1 of a silicon film 4 shown in FIG. 2B.
    Type: Grant
    Filed: June 21, 2005
    Date of Patent: January 26, 2010
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Junichiro Nakayama, Masanori Seki, Hiroshi Tsunasawa, Yoshihiro Taniguchi
  • Patent number: 7648919
    Abstract: A method for defining patterns in an integrated circuit comprises defining a plurality of features in a first photoresist layer using photolithography over a first region of a substrate. The method further comprises using pitch multiplication to produce at least two features in a lower masking layer for each feature in the photoresist layer. The features in the lower masking layer include looped ends. The method further comprises covering with a second photoresist layer a second region of the substrate including the looped ends in the lower masking layer. The method further comprises etching a pattern of trenches in the substrate through the features in the lower masking layer without etching in the second region. The trenches have a trench width.
    Type: Grant
    Filed: April 20, 2006
    Date of Patent: January 19, 2010
    Inventors: Luan C. Tran, John Lee, Zengtao “Tony” Liu, Eric Freeman, Russell Nielsen
  • Patent number: 7648885
    Abstract: A method for forming a misalignment inspection mark is disclosed. The formation method includes forming a reference layer device pattern and a first mark in a reference layer and forming an overlying layer device pattern and a second mark in a layer over the reference layer, the overlying layer device pattern corresponding to the reference layer. The second mark is formed by forming a second mark area adjacent to the first mark, the second mark area including an arrangement of a plurality of patterns having a line width, a pitch, and a pattern density at least one of which is equivalent to that of the overlying layer device pattern, and removing those of the plurality of patterns which are arranged at boundaries of the second mark area.
    Type: Grant
    Filed: July 24, 2006
    Date of Patent: January 19, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takashi Sato
  • Patent number: 7646105
    Abstract: A integrated circuit package system includes: forming a package substrate with a top substrate side and a bottom substrate side; forming a corner contact in a first corner of the bottom substrate side, the corner contact extending to a substrate edge of the package substrate; mounting an integrated circuit device over the top substrate side; connecting an electrical interconnect between the integrated circuit device and the top substrate side; and forming a package encapsulation over the top substrate side, the integrated circuit device, and the electrical interconnect.
    Type: Grant
    Filed: November 16, 2007
    Date of Patent: January 12, 2010
    Assignee: Stats Chippac Ltd.
    Inventors: Seng Guan Chow, Tae Hoan Jang
  • Patent number: 7642645
    Abstract: Systems and methods for aligning substrates that include microstructures. The microstructures may be electronic or micromechanical components. The system includes a first substrate having a first alignment structure and a second substrate having a second alignment structure. The substrates are positioned so that the first alignment structure contacts the second alignment structure without the substrates directly contacting each other, and one of the substrates is adjusted in relation to the other substrate until the first and second alignment structures lock into place. After alignment, the microstructures on the first substrate and the second substrate may establish a connection with or be positioned in near proximity to each other.
    Type: Grant
    Filed: October 1, 2004
    Date of Patent: January 5, 2010
    Assignee: Palo Alto Research Center Incorporated
    Inventors: Jurgen H. Daniel, Lars-Erik Swartz
  • Patent number: 7638888
    Abstract: There is provided a semiconductor chip mounting substrate including a substrate on which a mounting region for mounting a semiconductor chip and a connection region for interlayer connection of the semiconductor chip are formed, and a plurality of alignment marks for alignment at the time of stacking which are provided around or in the connection region on the substrate, wherein a reinforcing member as a reinforcing region for reinforcing a portion between the plurality of alignment marks is provided on the substrate.
    Type: Grant
    Filed: February 14, 2008
    Date of Patent: December 29, 2009
    Assignee: Panasonic Corporation
    Inventors: Naoki Suzuki, Akihisa Nakahashi, Yukihiro Maegawa