Thyristor-type Device (e.g., Having Four-zone Regenerative Action) (epo) Patents (Class 257/E29.211)
  • Publication number: 20080042164
    Abstract: A power semiconductor component is disclosed. One embodiment provides a semiconductor body, in which at least two vertical power semiconductor components are arranged. Each of the vertical power semiconductor components has a first load terminal arranged at a front side of the semiconductor body. Each of the vertical power semiconductor components has a second load terminal arranged at a rear side of the semiconductor body opposite the front side.
    Type: Application
    Filed: August 15, 2007
    Publication date: February 21, 2008
    Applicant: INFINEON TECHNOLOGIES AG
    Inventor: Peter Kanschat
  • Publication number: 20080036048
    Abstract: A semiconductor junction device includes a semiconductor substrate of a first conductivity type and a junction layer formed on the substrate which has a second conductivity type. A field reducing region of the first conductivity type surrounds a periphery of the junction layer and extends under a peripheral portion of the junction layer. An insulating layer is provided on the field reducing region and a metal layer overlies the junction layer and the insulating layer.
    Type: Application
    Filed: July 12, 2007
    Publication date: February 14, 2008
    Inventors: Sheng-Huei Dai, Ya-Chin King, Hai-Ning Wang, Ming-Tai Chiang
  • Publication number: 20080012044
    Abstract: A complementary SCR-based structure enables a tunable holding voltage for robust and versatile ESD protection. The structureare n-channel high-holding-voltage low-voltage -trigger silicon controller rectifier (N-HHLVTSCR) device and p-channel high-holding-voltage low-voltage -trigger silicon controller rectifier (P-HHLVTSCR) device. The regions of the N-HHLVTSCR and P-HHLVTSCR devices are formed during normal processing steps in a CMOS or BICMOS process. The spacing and dimensions of the doped regions of N-HHLVTSCR and P-HHLVTSCR devices are used to produce the desired characteristics. The tunable HHLVTSCRs makes possible the use of this protection circuit in a broad range of ESD applications including protecting integrated circuits where the I/O signal swing can be either within the range of the bias of the internal circuit or below/above the range of the bias of the internal circuit.
    Type: Application
    Filed: March 26, 2007
    Publication date: January 17, 2008
    Inventors: Javier SALCEDO, Juin Liou, Joseph Bernier, Donald Whitney
  • Publication number: 20080001168
    Abstract: An ESD protection circuit is formed at the input/output interface contact of an integrated circuit to protect the integrated circuit from damage caused by an ESD event. The ESD protection circuit has a polysilicon bounded SCR connected between a signal input/output interface contact of the integrated circuit and a power supply connection of the integrated circuit and a biasing circuit. The biasing circuit is connected to the polysilicon bounded SCR to bias the polysilicon bounded SCR to turn on more rapidly during the ESD event. The biasing circuit is formed by at least one polysilicon bounded diode and a first resistance. Other embodiments of the biasing circuit include a resistor/capacitor biasing circuit and a second diode triggering biasing circuit.
    Type: Application
    Filed: September 12, 2007
    Publication date: January 3, 2008
    Applicants: CHARTERED SEMICONDUCTOR MANUFACTURING LTD., Agilent Technologies, Inc.
    Inventors: Indrajit Manna, Lo Foo, Tan Ya, Raymond Filippi
  • Publication number: 20070295987
    Abstract: A semiconductor device includes: a bulk semiconductor substrate; a thyristor formed in the bulk semiconductor substrate; a gate electrode formed at the third region; and a well region. The thyristor included a first region of a first conduction type, a second region of a second conduction type opposite to the first conduction type, a third region of the first conduction type, and a fourth region of the second conduction type, junctioned in order. The well region of the second conduction type is formed in the bulk semiconductor substrate, the third region is formed in the well region. A first voltage is impressed on the first region side of the thyristor, a second voltage higher than the first voltage is impressed on the fourth region side of the thyristor, and a voltage higher than or equal to the first voltage is impressed on the well region.
    Type: Application
    Filed: May 21, 2007
    Publication date: December 27, 2007
    Applicant: Sony Corporation
    Inventor: Taro Sugizaki
  • Publication number: 20070284610
    Abstract: Provided is a switching device including ion conducting part 4 having an ion conductor, first electrode 1 formed at a first gap away from ion conducting part 4, second electrode 2 formed to be in contact with ion conducting part 4 and third electrode 3 formed at a second gap away from ion conducting part 4. Second electrode 2 supplies metal ions to the ion conductor, or receives the metal ions from the ion conductor to precipitate metal corresponding to the metal ions.
    Type: Application
    Filed: December 22, 2005
    Publication date: December 13, 2007
    Applicant: NEC CORPORATION
    Inventors: Hisao Kawaura, Hiroshi Sunamura
  • Patent number: 7301178
    Abstract: A P++-type first diffusion layer is formed by diffusing P-type impurities on a front side of an N?-type semiconductor substrate, and an N-type fourth diffusion layer which is shallower than the first diffusion layer is formed by diffusing N-type impurities on the front side, and a P-type second diffusion layer is locally formed in a ring-shape so as to be exposed on the lateral side by diffusing P-type impurities on the back side, and P-type impurities are diffused on the back side of the substrate and a P+-type third diffusion layer is locally formed so as to be distributed inward from the second diffusion layer and not to be exposed to the lateral side, and the P-type second diffusion layer and the P+-type third diffusion layer are formed in the two-stage structure, thereby various characteristics can be improved.
    Type: Grant
    Filed: August 29, 2005
    Date of Patent: November 27, 2007
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Yoshihiro Yamaguchi, Kenji Oota
  • Publication number: 20070235755
    Abstract: A semiconductor device and method of manufacturing the same includes an n?-single crystal silicon substrate, with an oxide film selectively formed thereon. On the oxide film, gate polysilicon is formed. The surface of the gate polysilicon is covered with a gate oxide film whose surface is covered with a cathode film doped in an n-type with an impurity concentration higher than that of the substrate as an n?-drift layer. In the cathode film, a section in contact with the substrate becomes an n+-buffer region with a high impurity concentration, next to which a p-base region is formed. Next to the p-base region, an n+-source region is formed. On the cathode film, an interlayer insulator film is selectively formed on which an emitter electrode is formed. A semiconductor device such as an IGBT is obtained with a high rate of acceptable products, an excellent on-voltage to turn-off loss tradeoff and an excellent on-voltage to breakdown voltage tradeoff.
    Type: Application
    Filed: June 14, 2007
    Publication date: October 11, 2007
    Applicant: FUJI ELECTRIC HOLDINGS CO., LTD.
    Inventor: Manabu TAKEI
  • Patent number: 7183591
    Abstract: A semiconductor device includes a thyristor body having at least one region in a substrate. According to an example embodiment of the present invention, a trench is in a substrate and adjacent to a thyristor body region in the substrate. The trench is lined with an insulative material and further includes conductive material that is insulated from the thyristor body region in the substrate by the liner material. A conductive thyristor control port is located in the trench and adapted for capacitively coupling to the thyristor body region in the substrate and to control current in the thyristor body by causing an outflow of minority carriers in the thyristor. With this approach, conductive material can be used to fill a portion of the trench while using the trench portion including the conductive material to electrically isolate a portion of the thyristor body in the substrate.
    Type: Grant
    Filed: September 29, 2005
    Date of Patent: February 27, 2007
    Assignee: T-RAM Semiconductor, Inc.
    Inventors: Andrew Horch, Scott Robins
  • Patent number: 7145186
    Abstract: One aspect of this disclosure relates to a memory cell. Various memory cell embodiments include an isolated semiconductor region separated from a bulk semiconductor region, an access transistor and a vertically-oriented thyristor formed in a trench extending between the isolated and bulk semiconductor regions. The access transistor includes a first diffusion region connected to a bit line, a second diffusion region to function as a storage node, a floating body region, and a gate separated from the floating body region by a transistor gate insulator. The isolated semiconductor region includes the first and second diffusion regions and the floating body region of the access transistor. The thyristor has a first end in contact with the bulk semiconductor region and a second end in contact with the storage node. The thyristor is insulated from the floating body region by a thyristor gate insulator. Other aspects and embodiments are provided herein.
    Type: Grant
    Filed: August 24, 2004
    Date of Patent: December 5, 2006
    Assignee: Micron Technology, Inc.
    Inventor: Arup Bhattacharyya
  • Patent number: 7084438
    Abstract: A semiconductor power component having an anode contact on the reverse side, an emitter region of a first conductor type on the reverse side, which is connected to the anode contact on the reverse side, a drift zone which is connected to the emitter region that is on the reverse side and extends partially to the front surface, an MOS control structure on the front side, having a control contact positioned in insulated fashion, a cathode contact on a front side which is connected to a source region and a first body region. The drift zone has first and second drift region of a second conductor type and a third drift region of first conductor type. First drift region is a buried region, second drift region connects the front surface to first drift region, and third drift region connects the first and/or second body region to first drift region.
    Type: Grant
    Filed: April 3, 2002
    Date of Patent: August 1, 2006
    Assignee: Robert Bosch GmbH
    Inventors: Robert Plikat, Wolfgang Feiler