Patents Assigned to LSI
-
Publication number: 20110102048Abstract: A method includes controllably generating a first bias voltage from a supply voltage to be within an upper tolerable limit of an operating voltage of one or more constituent active circuit element(s) of an Input/Output (IO) core device of an integrated circuit (IC) to be interfaced with an IO pad, and controllably generating a second bias voltage from an external voltage supplied through the IO pad to be within the upper tolerable limit of the operating voltage of the one or more constituent active circuit element(s) of the IO core device to be interfaced with the IO pad. The method also includes controllably utilizing a control signal generated by the IO core to derive an output bias voltage from the first bias voltage during a driver mode of operation or the second bias voltage during a failsafe mode of operation and a tolerant mode of operation.Type: ApplicationFiled: September 24, 2010Publication date: May 5, 2011Applicant: LSI CorporationInventors: Pankaj Kumar, Pramod Elamannu Parameswaran, Makeshwar Kothandaraman, Vani Deshpande, John Kriz
-
Publication number: 20110103527Abstract: In one embodiment, a (hard-drive) read channel has a phase detector used in a timing recovery loop. The phase detector utilizes the sign bit and confidence value from a received log-likelihood ratio (LLR) signal to generate a mean value. The mean value is convolved with a partial response target to generate an estimated timing error signal. When implemented in a hard-drive read channel, the phase detector allows for timing recovery with lower loss-of-lock rates.Type: ApplicationFiled: October 30, 2009Publication date: May 5, 2011Applicant: LSI CORPORATIONInventors: Jingfeng Liu, Hongwei Song
-
Publication number: 20110106350Abstract: Fixed frequency, fixed duration pulse streams are used to control power switches for one or more electrical motors of electrically powered vehicles or hybrid vehicles having one or more electric motors. The advantages of a pulse system are increased power efficiency and system simplicity over analog systems. The capability of system calibration with a single pulse allows the system to be used under any conditions, and real time adaptation to changes in conditions. Such system and methods provide much improved acceleration over other electrical systems, by making the best use of the coefficient of starting or static friction. The systems and methods provide a non slip traction control system, and the use of an off state in the pulse stream is superior to the use of braking systems for the same purpose, which waste power and cause mechanical wear. In addition, related computer program products are described.Type: ApplicationFiled: October 30, 2009Publication date: May 5, 2011Applicant: LSI INDUSTRIES, INC.Inventors: Bassam D. Jalbout, Brian Wong
-
Publication number: 20110107129Abstract: Apparatus and method for managing power consumption of circuits within a Serial Attached SCSI (SAS) device. A SAS device having a plurality of PHY logic circuits includes a queue manager and a power manager. The queue manager is operable to determine a current workload based on queued entries for the plurality of PHY logic circuits. Based on the current workload, the power manager is operable to set identified ones of the plurality of PHY logic circuits into a low power mode. In some embodiments, PHY logic circuits may be restored to full power operation responsive to changes in the current workload and/or responsive to receipt of a signal from another SAS device coupled to the SAS device. In other embodiments the power manager is further operable to manage power consumption of link and/or DMA logic circuits of the SAS device.Type: ApplicationFiled: November 5, 2009Publication date: May 5, 2011Applicant: LSI CORPORATIONInventors: Joshua P. Sinykin, Brian A. Day
-
Publication number: 20110106997Abstract: Methods and apparatus for interconnecting Serial Attached SCSI (SAS) or Serial Advanced Technology Attachment (SATA) devices using either an electrical communication medium or an optical communication medium. Each device includes an out of band (OOB) encoder/decoder (endec) logic component to translate between standard OOB signals used by the devices and digitally encoded OOB signals exchanged over the communication medium. Thus the devices may be coupled using either optical or electrical cabling. The digitally encoded OOB signals may also be scrambled to reduce electromagnetic interference (EMI) generated during OOB communications using the digitally encoded OOB signals. The scrambled digitally encoded OOB signals may comprise information regarding capabilities of the device that generated the underlying OOB signal. Such information may indicate to the other high speed device certain capabilities of the transmitting device—the information to be used in establishing logical connections between devices.Type: ApplicationFiled: November 5, 2009Publication date: May 5, 2011Applicant: LSI CORPORATIONInventors: Gabriel L. Romero, Coralyn S. Gauvin
-
Patent number: 7936604Abstract: The present invention provides a novel operational method of twin MONOS metal bit or diffusion bit structure for high-speed application. In a first embodiment of the present invention, the alternative control gates are set at the same voltage. In a second embodiment of the present invention, all the control gates are set at the operational voltage from the beginning. In both embodiments, the bit line and word gate are used to address the selected memory cell.Type: GrantFiled: August 30, 2005Date of Patent: May 3, 2011Assignee: Halo LSI Inc.Inventors: Tomoko Ogura, Nori Ogura, Seiki Ogura, Tomoya Saito, Yoshitaka Baba
-
Patent number: 7936829Abstract: Driving multiple consecutive bits having a same logic value in a serial data stream involves driving a first bit of the multiple consecutive bits in the serial data stream at an initial voltage level, and driving at least two additional bits of the multiple consecutive bits in the serial data stream at voltage levels stepped down from the initial voltage level.Type: GrantFiled: October 22, 2004Date of Patent: May 3, 2011Assignee: LSI CorporationInventors: Gabriel L. Romero, Frederick G. Smith, Brian E. Burdick
-
Patent number: 7936209Abstract: Described embodiments provide for protecting from DC and transient over-voltage conditions an input/output (“I/O”) buffer having first and second I/O transistors. The first I/O transistor is coupled to a first over-voltage protection circuit adapted to prevent an over-voltage condition on at least the first I/O transistor. The second I/O transistor is coupled to a second over-voltage protection circuit adapted to prevent an over-voltage condition on at least the second I/O transistor. First and second bias voltages are generated from an operating voltage of the buffer. A third bias voltage is generated from either i) the first bias voltage, or ii) an output signal voltage of the buffer and a fourth bias voltage is generated from either i) the second bias voltage, or ii) the output signal voltage of the buffer. The third and fourth bias voltages are provided to the first and second over-voltage protection circuits, respectively.Type: GrantFiled: April 23, 2009Date of Patent: May 3, 2011Assignee: LSI CorporationInventors: Dipankar Bhattacharya, Makeshwar Kothandaraman, John Kriz, Jeffrey Nagy, Yehuda Smooha, Pankaj Kumar
-
Publication number: 20110099454Abstract: A method of encoding a binary source message u, by calculating x:=Au, calculating y:=B?x, resolving the equation Dp=y for p, and incorporating u and p to produce an encoded binary message v, where A is a matrix formed only of permutation sub matrices, B? is a matrix formed only of circulant permutation sub matrices, and D is a matrix of the form D = ( T 0 … 0 0 0 T … 0 0 … … … … … 0 0 … T 0 I I … I I ) where T is a two-diagonal, circulant sub matrix, and I is an identity sub matrix.Type: ApplicationFiled: January 6, 2011Publication date: April 28, 2011Applicant: LSI CORPORATIONInventors: Sergey Gribok, Alexander Andreev, Igor Vikhliantsev
-
Patent number: 7933331Abstract: An apparatus generally having a first circuit and a second circuit is disclosed. The first circuit may be configured to (i) copy a plurality of first reference samples of a first reference image from an external memory, the first reference samples being proximate a first position within the first reference image and (ii) generate a first motion vector corresponding to a first current block of a current image by searching among the first reference samples. The second circuit may be configured to (i) copy a plurality of second reference samples of the first reference image from the external memory, the second reference samples being (a) proximate a second position within the first reference image and (b) non-adjacent the first reference samples and (ii) generate a second motion vector corresponding to the first current block by searching among the second reference samples.Type: GrantFiled: September 25, 2008Date of Patent: April 26, 2011Assignee: LSI CorporationInventors: Michael D. Gallant, Eric C. Pearson
-
Patent number: 7932762Abstract: A single-path latch, a dual-path latch, a method of operating a DFF and a library of cells. In one embodiment, the single-path latch includes: (1) a passgate coupled to the data input, (2) a feedback path coupled to the passgate, the data output coupled thereto and (3) tristate circuitry coupled to the passgate and having a single transistor pair of opposite conductivity coupled to Boolean logic gates, the Boolean logic gates configured to control operation of the single transistor pair based on the data input and a pulse clock signal to drive the feedbacks path.Type: GrantFiled: December 18, 2008Date of Patent: April 26, 2011Assignee: LSI CorporationInventors: Mark F. Turner, Jeff S. Brown
-
Patent number: 7934139Abstract: An LDPC decoder that implements an iterative message-passing algorithm, where the improvement includes a pipeline architecture such that the decoder accumulates results for row operations during column operations, such that additional time and memory are not required to store results from the row operations beyond that required for the column operations.Type: GrantFiled: December 1, 2006Date of Patent: April 26, 2011Assignee: LSI CorporationInventors: Alexander Andreev, Igor Vikhliantsev, Sergey Gribok
-
Patent number: 7930655Abstract: A graphical profile map for integrated circuits on a substrate. The graphical profile map includes a depiction of die placement boundaries and shot placement boundaries for the integrated circuits on the substrate. Also included are integrated circuit property information contours, where the contours are not limited to either of the die placement boundaries or the shot placement boundaries. In this manner, three key pieces of information for the integrated circuits are presented, including integrated circuit property information, die placement, and shot placement. Because these three pieces of information are presented in a graphical form, it is much easier to interpret the information. For example, it is much easier to determine which shot and die placements have properties that are at risk, and which shot and die placements have adequate property profiles.Type: GrantFiled: May 8, 2008Date of Patent: April 19, 2011Assignee: LSI CorporationInventors: ChandraSekhar Desu, Nima A. Behkami, Bruce J. Whitefield, David A. Abercrombie, David J. Sturtevant
-
Patent number: 7928765Abstract: Electronic circuitry and techniques are disclosed for controlling one or more timing parameters associated with a circuit that converts a signal of a first type to a signal of a second type. For example, the converter circuit may convert a differential digital logic signal, such as a current mode logic (CML) signal, to a complementary metal oxide semiconductor (CMOS) signal. For example, apparatus for converting a first type of signal to a second type of signal comprises the following circuitry. First circuitry is configured for generating a first pair of CMOS signals in response to a differential digital logic signal, the first pair of CMOS signals comprising a first CMOS signal having a first polarity and a second CMOS signal having a second polarity.Type: GrantFiled: March 30, 2009Date of Patent: April 19, 2011Assignee: LSI CorporationInventors: Anamul Hoque, Cameron C. Rabe
-
Patent number: 7929240Abstract: Various embodiments of the present invention provide systems and methods for reducing head distortion. For example, various embodiments of the present invention provide storage devices that include a storage medium, a read/write head assembly, and an adaptive distortion modification circuit. The storage medium includes information that may be sensed by the read/write head assembly that is disposed in relation to the storage medium. The adaptive distortion modification circuit receives the information sensed by the read/write head assembly and adaptively estimates and implements a distortion compensation factor in the analog domain. In some instances of the aforementioned embodiments, the read/write head assembly includes a magneto resistive head. In such instances, the distortion compensation factor is designed to compensate for non-linear distortion introduced by the magneto resistive head.Type: GrantFiled: December 18, 2008Date of Patent: April 19, 2011Assignee: LSI CorporationInventors: George Mathew, Yuan Xing Lee, Harley Burger, Li Du
-
Patent number: 7929842Abstract: A method of recording Audio-Video Interleaved (AVI) files on a disc, comprising the steps of (a) allocating a predetermined amount of space on the disc as a reserved track, (b) encapsulating audio data and video data into corresponding audio chunks and video chunks to be recorded on the disc, (c) adding a first amount of padding to (i) create a first gap and (ii) position the first gap in relation to the audio chunks and the video chunks in response to completely recording all of the audio chunks and the video chunks, (d) recording data on the reserved track and (e) adding a second amount of padding to (i) create a second gap and (ii) position the second gap in relation to the audio chunks and the video chunks to allow the recording of the Audio-Video Interleaved file to be compliant with a predefined disc standard.Type: GrantFiled: August 8, 2006Date of Patent: April 19, 2011Assignee: LSI CorporationInventors: Kourosh Soroushian, Giuseppe Andreello, Paul R. Swan
-
Publication number: 20110084726Abstract: A method and apparatus are provided for storing a value in a process register of an electrical circuit, which indicates a strength of a process in which the circuit was fabricated, and adjusting an input delay applied to data signals received by a synchronous storage element of the electrical circuit based on the stored value.Type: ApplicationFiled: December 15, 2010Publication date: April 14, 2011Applicant: LSI CORPORATIONInventors: Stephan Habel, Stefan G. Block
-
Publication number: 20110085328Abstract: A lighting apparatus having a base member and a directional member are shown and described. The base member includes a first surface having a plurality of reflective elements extending therefrom. The base member also including a plurality of openings arranged in a pattern. Each openings is configured to receive a respective light source. The directional member has a portion of a reflective surface positioned relative to at least one opening to reflect light radiating from a lighting source disposed within the opening towards a portion of at least one of the reflective elements extending from the base member.Type: ApplicationFiled: April 5, 2010Publication date: April 14, 2011Applicant: LSI Industries, Inc.Inventors: John D. Boyer, James G. Vanden Eynden
-
Publication number: 20110083992Abstract: A method and system for providing a customized storage container includes a generally rectangular housing and at least one printed circuit board contained within the rectangular housing. The customized storage container encloses a first row of interconnector modules that are positioned adjacent to a first, open end of the rectangular housing. The customized storage container also encloses a second row of interconnector modules positioned adjacent to the first, open end of the rectangular housing. At least one air vent is positioned along a side of the rectangular housing and adjacent to a second, closed end of the rectangular housing. According to one exemplary embodiment, the storage container can comprise a single printed circuit board for supporting the first and second row of interconnector modules. In another exemplary embodiment, the storage container can comprise two printed circuit boards for supporting the first and second rows interconnector modules.Type: ApplicationFiled: October 12, 2009Publication date: April 14, 2011Applicant: LSI CorporationInventors: Jason M. Stuhlsatz, Mohamad El-Batal, Macen Shinsato
-
Patent number: 7924518Abstract: Various embodiments of the present invention provide systems and methods for write pre-compensation. For example, various embodiments of the present invention provide methods for modifying magnetic information transfer. The methods include retrieving magnetically represented data from a storage medium, and converting the magnetically represented data to a series of data samples. A preceding pattern and a transition status is identified in the series of data samples, and an equalized channel response is computed based on an estimated NLTS value. An error value is computed that corresponds to a difference between the estimated NLTS value and an actual NLTS value, and a pre-compensation value is computed based at least in part on the error value.Type: GrantFiled: August 27, 2008Date of Patent: April 12, 2011Assignee: LSI CorporationInventors: George Mathew, Yuan Xing Lee, Hongwei Song