Patents Assigned to NXP
-
Patent number: 9651967Abstract: Various exemplary embodiments relate a system and method for supplying power. The system may include an input/output port, a regulator, and a clamp. The regulator may supply power to the input/output port in a first mode, sink current from the input/output port in a second mode, and be disabled in a third mode. The clamp may be disabled in the first and second modes, and may limit the voltage at the input/output port below a first value in the third mode.Type: GrantFiled: November 9, 2011Date of Patent: May 16, 2017Assignee: NXP B.V.Inventor: Clemens Gerhardus Johannes De Haas
-
Patent number: 9652572Abstract: A method of performing logic synthesis of at least a part of an integrated circuit design. The method comprises identifying a first and at least one further module within the IC design that are mutually exclusive, selecting at least one register element within the first identified module and at least one register element within the at least one further identified module to be shared, and merging the first and at least one further mutually exclusive modules such that at least one common register element is shared between the first and at least one further mutually exclusive modules for the register elements selected to be shared.Type: GrantFiled: January 8, 2013Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Michael Priel, Eliya Babitsky, Asher Berkovitz, Vladimir Nusimovich
-
Patent number: 9652430Abstract: A reconfigurable register device includes an arrangement of storage elements arranged sequentially in a chain structure. Each storage element stores a state of a binary signal. A combinatorial logic circuitry connectable to the arrangement of storage elements enables the arrangement of storage elements to form a binary synchronous counter. A bypass logic circuitry connectable to the arrangement of storage elements enables the arrangement of storage elements to form a serial shift register. A switching circuitry has a mode signal input terminal receiving a mode signal indicative of at least one of a counter mode and a shift register mode. The switching circuitry is configured to connect the arrangement of storage elements to the combinatory logic circuitry if the mode signal indicates the counter mode, and to connect the arrangement of storage elements to the bypass logic circuitry if the mode signal indicates the shift register mode.Type: GrantFiled: February 10, 2015Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Richard Soja, Antonio Mauricio Brochi
-
Patent number: 9654181Abstract: Transmitter (TX) modulation envelope parameters are defined in RF standards (e.g., ISO 14443, NFC Forum, EMVCo). These envelope parameters include rise/fall times, modulation index, etc. For standards compliancy, these envelope parameters must be within the respective limits. For example, shaping parameters are influenced by detuning the antenna with a counterpart device like a card or mobile phone, or by thermal influences on the matching network. This disclosure describes an NFC or RFID device that is able to detect and measure the detuning on the antenna and/or the matching network change. With this information, the NFC or RFID device can dynamically control the shaping parameters of the envelope, instead of relying on one single static configuration setting for the transmitter. In particular, changes in the Q (quality) factor are used for dynamically controlling the transmitter signal envelope shape for compensating the effect of antenna detuning and/or matching network variation.Type: GrantFiled: December 14, 2015Date of Patent: May 16, 2017Assignee: NXP B.V.Inventors: Markus Wobak, Leonhard Kormann, Fred George Nunziata
-
Patent number: 9654057Abstract: In one aspect, a buffer circuit comprises a source or emitter follower input stage and output stage. A load is provided between the stages which comprises a representation of an output load of the buffer circuit. This improves the circuit linearity whilst enabling a high input impedance to be obtained. In another aspect, a buffer circuit comprises a source or emitter follower output stage. A load is in the form of a filter is provided and which comprises a representation of an output load of the buffer circuit.Type: GrantFiled: March 27, 2012Date of Patent: May 16, 2017Assignee: NXP, B.V.Inventors: Herve Marie, Lionel Guiraud
-
Patent number: 9654000Abstract: A buck converter has an output node and a ground node, wherein a load is connected between the output node and the ground node and is arranged to drive an output current I_out through the output node, generating an output voltage V_out. A current control unit arranged to control the output current I_out in dependence on a control voltage V_ctl provided at a control node; and a voltage control unit arranged to provide the control voltage V_ctl. The voltage control unit comprises: an integrator unit arranged to control the control voltage V_ctl in dependence on a time integral of a difference between the output voltage and the reference voltage; at least one of an overshoot detector arranged to detect an overshoot of the output voltage V_out, and an undershoot detector arranged to detect an undershoot of the output voltage V_out.Type: GrantFiled: June 18, 2013Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Pascal Sandrez, Philippe Goyhenetche
-
NFC-enable mobile device, NFC reader and NFC system for supporting a plurality of proximity services
Patent number: 9654180Abstract: According to an aspect of the invention, an NFC-enabled mobile device for supporting a plurality of proximity services is conceived, wherein each supported proximity service corresponds to a specific operating system running on a specific secure element comprised in the NFC-enabled mobile device, wherein the NFC-enabled mobile device comprises a plurality of data sets and each data set corresponds to a supported proximity service, wherein the NFC-enabled mobile device is arranged to determine whether it supports an advertised proximity service, upon receipt of a service advertisement message comprising a unique identifier of the advertised proximity service from an NFC reader, by searching for the advertised proximity service in said data sets.Type: GrantFiled: February 6, 2014Date of Patent: May 16, 2017Assignee: NXP B.V.Inventors: Sundaresan Swaminathan, Giten Kulkarni -
Patent number: 9651617Abstract: Transitioning to all addresses of a memory array during BIST includes arranging the addresses as a matrix with rows of the matrix corresponding one to one to the plurality of addresses of the memory array and columns of the matrix corresponding one to one to the plurality addresses of the memory array. A column of a selected current location can correspond to a destination address of a memory transition. The destination addresses can identify a candidate row of the matrix which corresponds to the destination address. The candidate row can be different from a row of the current location. A next location can be determined that has not been recorded in the candidate row that has a minimum column distance from the column of the first location as compared to other locations that have not been recorded in the candidate row.Type: GrantFiled: September 25, 2015Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Edward Bryann C. Fernandez, David W. Chrudimsky, Thomas Jew
-
Patent number: 9651968Abstract: The present invention pertains to a linear power regulator device that includes an internal pass device, a driver device having a driver output arranged to drive the internal pass device via the driver output. The linear power regulator device also includes an external connection connectable or connected to an external pass device; and the driver device is arranged to drive the external pass device via the driver output and the external connection.Type: GrantFiled: July 19, 2012Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Alexandre Pujol, Philippe Givelin, Mohammed Mansri
-
Patent number: 9651618Abstract: An electronic device may include a set of two or more scan chains and a buffer chain. Each of the scan chains includes a sequence of stateful elements connected in series, and each of the scan chains is arranged to hold a string having a length identical to the length of the respective scan chain. The strings of the scan chains are shifted in parallel from the scan chains into the memory unit and back from the memory unit into the respective scan chains. The store operation and the restore operation each include at least N0 elementary downstream shift operations. The set of scan chains includes a short chain and a detour chain, and the short chain has a length N1 which is shorter than N0. The set of scan chains further includes a buffer chain. The output end of the short chain is coupled to an input end of the buffer chain. The buffer chain is provided at least partly by the detour chain.Type: GrantFiled: January 9, 2013Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Michael Priel, Leonid Fleshel, Dan Kuzmin
-
Patent number: 9652401Abstract: A tagged cache is disclosed for data coherency in multi-domain debug operations. Access requests to a memory within a target device are received for data views associated with debug operations, and access requests include virtual addresses associated with virtual address spaces and client identifiers associated with requesting data views. Virtual addresses are translated to physical addresses within a tagged cache using address translation tables that associate virtual addresses from the different virtual address spaces with client identifiers and with physical addresses within the cache. Data within the cache is cached using the physical addresses. Further, when data is written to the cache, virtual address tags within the cache are used to identify if other virtual addresses are associated with the physical address for the write access request. If so, client identifiers stored within the address translation tables are used to notify affected data views of changed data.Type: GrantFiled: October 23, 2015Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Dorin Florian Ciuca, Teodor Madan, Adrian-George Stan
-
Patent number: 9652413Abstract: A signal processing system comprising at least one master device at least one memory element and prefetch module arranged to perform prefetching from at least one memory element upon a memory access request to the at least one memory element from the at least one master device. Upon receiving a memory access request from the at least one master device, the prefetch module is arranged to configure the enabling of prefetching of at least one of instruction information and data information in relation to that memory access request based at least partly on an address to which the memory access request relates.Type: GrantFiled: July 20, 2009Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Alistair Robertson, Joseph Circello, Mark Maiolani
-
Patent number: 9651582Abstract: A system for measuring impedance is disclosed. The system is designed to be connected with an external unknown impedance. The system includes a reference signal generator, an impedance component coupled to the reference signal generator, a local oscillator configured to generate a signal of a selected frequency, a plurality of frequency mixers coupled to the impedance component and the local oscillator and a switch connected across the impedance component in such a way that the impedance component is bypassed when the switch is on.Type: GrantFiled: March 11, 2015Date of Patent: May 16, 2017Assignee: NXP B.V.Inventor: Anton Salfelner
-
Patent number: 9654703Abstract: One example discloses an illumination apparatus, including: a first illumination source, having a pulsed illumination output structure; and a capture sensor, having an image capture structure synchronized with and responsive to reflection signals generated by the pulsed illumination output signal structure. Another example discloses an article of manufacture including at least one non-transitory, tangible machine readable storage medium containing executable machine instructions for illumination which include: transmitting a first pulsed illumination signal from a first illumination source; capturing an image; and synchronizing the transmitting and capturing with a synchronization trigger.Type: GrantFiled: September 8, 2014Date of Patent: May 16, 2017Assignee: NXP B.V.Inventors: Gerardo Henricus Otto Daalderop, Han Raaijmakers
-
Patent number: 9652577Abstract: This disclosure describes an approach to create a library of pre-marked circuit element objects and use the pre-marked circuit element object library to design and fabricate an integrated circuit. Each of the circuit element objects are “pre-marked” and include embedded voltage markers having independent pre-assigned voltage values for each terminal in the circuit element object. When a circuit designer inserts a pre-marked circuit element object in a schematic design, the design tool determines whether each of the circuit element object terminal's pre-assigned voltage values match their corresponding nets to which they are connected. When the circuit designer completes the schematic design that includes valid nets throughout the schematic design, the design tool generates a layout design from the schematic design. The design tool, in turn, generates mask layer data from the layout design when the layout design passes verification testing.Type: GrantFiled: October 2, 2014Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Edward O. Travis, Ertugrul Demircan, Douglas M. Reber, Michael A. Stockinger
-
Patent number: 9653410Abstract: A transistor includes a semiconductor substrate having an intrinsic active device, a first terminal, and a second terminal. The transistor also includes an interconnect structure formed of multiple layers of dielectric material and electrically conductive material on an upper surface of the semiconductor substrate. The interconnect structure includes a pillar, a tap interconnect, and a shield structure formed from the electrically conductive material. The pillar electrically contacts the first terminal, extends through the dielectric material, and connects to a first runner. The tap interconnect electrically contacts the second terminal, extends through the dielectric material, and connects to a second runner. The shield structure extends from a shield runner through the dielectric material toward the semiconductor substrate. The shield structure is positioned between the pillar and the tap interconnect to limit feedback capacitance between the tap interconnect and the pillar.Type: GrantFiled: March 15, 2016Date of Patent: May 16, 2017Assignee: NXP USA, Inc.Inventors: Damon Holmes, David Burdeaux, Partha Chakraborty, Ibrahim Khalil, Hernan Rueda
-
Patent number: 9653414Abstract: Consistent with an example embodiment, a semiconductor device comprises a device die having bond pads providing connection to device die circuitry and a QFN half-etched lead frame with a package boundary; the QFN half-etched lead frame has a top-side surface and an under-side surface. The QFN half-etched lead frame includes a sub-structure of I/O terminals and a die attach area, the die attach area facilitating device die attachment thereon and the terminal I/O terminals providing connection to the device die bond pads and additional terminals located about the corners of the sub-structure. An envelope of molding compound encapsulates the device die mounted on the top-side surface of the QFN half-etched lead frame. A RF (radio-frequency) shield layer is on the envelope of the molding compound, the RF shield electrically connected to the additional terminals via conductive connections defined in corresponding locations on the envelope of the molding compound.Type: GrantFiled: July 22, 2015Date of Patent: May 16, 2017Assignee: NXP B. V.Inventors: Jan Gulpen, Leonardus Antonius Elisabeth van Gemert
-
Patent number: 9653912Abstract: An inrush current limiter for electronic fuses detects the type of load connected to the electronic fuse at ignition. By detecting the type of load, the limiter prevents a large peak current from flowing through the fuse. When a short circuit occurs, the limiter ensures that the electronic fuse only operates once in linear mode.Type: GrantFiled: December 16, 2014Date of Patent: May 16, 2017Assignee: NXP B.V.Inventor: Luc van Dijk
-
Patent number: 9653164Abstract: A method of making a semiconductor device is described. The method comprises depositing a first polysilicon layer in a non-volatile memory (NVM) region and a logic region of a substrate. A first coating layer is deposited over the first polysilicon layer. The first coating layer and the first polysilicon layer are patterned to form a first gate in the NVM region. A memory cell is formed including the first gate. The first coating layer and the first layer of polysilicon in the logic region are removed and a logic gate polysilicon layer is deposited. The logic gate polysilicon layer is patterned to form a second gate in the logic region while the logic gate polysilicon layer is removed from the NVM region. Source/drain regions of the memory cell and the second gate are implanted concurrently.Type: GrantFiled: March 13, 2015Date of Patent: May 16, 2017Assignee: NXP USA, INC.Inventors: Cheong Min Hong, Laureen H. Parker
-
Publication number: 20170129731Abstract: A processing system and a method for processing a flexible substrate (e.g., a web) use a tensioner with a vacuum plate that can be moved along a transport direction of the flexible substrate with an indexer that intermittently moves the flexible substrate for processing. The tensioner and the indexer are controlled so that a relative speed between the indexer and the vacuum plate of the tensioner is maintained above a predefined threshold under all working conditions, even when the flexible substrate is stopped.Type: ApplicationFiled: November 6, 2015Publication date: May 11, 2017Applicant: NXP B.V.Inventors: Jozef P. W. Stokkermans, Tom Kampschreur, Theodorus ter Steeg, Patrick J. M. Houben