Patents Assigned to STMicroelectronics, Inc.
  • Publication number: 20070127501
    Abstract: A gigabit ethernet line driver includes a transmitter having both transmitter and active hybrid outputs. The transmitter consists of a plurality of transmitter clusters each connected to both the transmitter and active hybrid outputs. Each transmitter cluster includes a plurality of transmitter cells consisting of a driver cell and digital to analog converter connected to driver cell. A hybrid circuit connects between the transmitter outputs and receiver inputs for separating a receiver signal from the transmitter signal responsive to a tuning signal.
    Type: Application
    Filed: January 19, 2007
    Publication date: June 7, 2007
    Applicant: STMicroelectronics, Inc.
    Inventor: Oleksiy Zabroda
  • Patent number: 7228476
    Abstract: A system tests an integrated circuit at operational speed. The system includes a high frequency clock converter that receives test clock signals at a speed lower than operational speed of the integrated circuit to be tested. The high frequency clock converter generates test clock signals for operational speed testing of the integrated circuit.
    Type: Grant
    Filed: November 5, 2004
    Date of Patent: June 5, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Massimo Scipioni, Stefano Cavallucci
  • Patent number: 7224600
    Abstract: A circuit includes a volatile memory array and a logic circuit operable to detect a memory array tamper situation and generate at least one control signal responsive thereto. Circuitry associated with each of the individual cells within the volatile memory array responds to the at least one control signal by destroying any data stored by the associated memory cell. Data is destroyed using one of several options including: shorting a true node of the latch to a complement node of the latch, shorting the true and complement nodes of the latch to a bit line and a complement bit line, shorting one of the true/complement nodes of the latch to a reference voltage, shorting both the true and complement nodes of the latch to at least one reference voltage, coupling a first and second positive reference voltage inputs to a positive/ground voltage supply, or shorting the bit line to a reference voltage while the pass gate is activated.
    Type: Grant
    Filed: February 20, 2004
    Date of Patent: May 29, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: David C. McClure
  • Patent number: 7218542
    Abstract: A priority encoder can be used for a Content-Addressable Memory (CAM) device that typically has an array of CAM cells arranged in columns and rows with each row having a match signal indicative that compare data has matched data within the respective row. A priority encoder is operatively connected to the array of CAM cells and determines a highest priority matching address for data within the array of CAM cells. The priority encoder includes match lines associated with respective rows and precharged bus lines connected into respective match lines that are discharged whenever there is a match signal such that the highest precharged bus line discharged results in an encoded address.
    Type: Grant
    Filed: May 23, 2005
    Date of Patent: May 15, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Mark Lysinger
  • Patent number: 7218635
    Abstract: There is disclosed an apparatus for implementing special mode playback operations in a digital video recorder. The apparatus comprises an Intra frame indexing device capable of receiving an incoming MPEG video stream and identifying therein data packets associated with Intra frames, wherein the Intra frame indexing device modifies header information in a first data packet associated with a first Intra frame to include location information identifying a storage address of a second data packet associated with a second Intra frame.
    Type: Grant
    Filed: August 31, 2001
    Date of Patent: May 15, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Semir S. Haddad
  • Patent number: 7218616
    Abstract: An octagonal interconnection network for routing data packets. The interconnection network comprises: 1) eight switching circuits for transferring data packets with each other; 2) eight sequential data links bidirectionally coupling the eight switching circuits in sequence to thereby form an octagonal ring configuration; and 3) four crossing data links, wherein a first crossing data link bidirectionally couples a first switching circuit to a fifth switching circuit, a second crossing data link bidirectionally couples a second switching circuit to a sixth switching circuit, a third crossing data link bidirectionally couples a third switching circuit to a seventh switching circuit, and a fourth crossing data link bidirectionally couples a fourth switching circuit to an eighth switching circuit.
    Type: Grant
    Filed: March 5, 2002
    Date of Patent: May 15, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Faraydon O. Karim
  • Patent number: 7208987
    Abstract: A reset initialization structure and method is described. A power on reset pulse is utilized to force the state of system reset during intervals of Vcc which otherwise would result in indeterminate reset states. Operation is adaptable to include all DC power systems. The reset initialization structure provides operational protection during power up and power down conditions.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: April 24, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: David Charles McClure
  • Patent number: 7209383
    Abstract: A random access memory array includes random access memory elements arranged in a rows and columns. The elements of each row have a word line and a write digit line and the elements of each column have a bit line and a write bit line. A first selection circuit/transistor for each row has a first source-drain path coupled in the write digit line and a gate terminal coupled to the word line. A second selection circuit/transistor for each column has a second source-drain path coupling in the write bit line and a gate terminal coupled to the bit line. A first write signal is applied to one word line to actuate the first selection circuit/transistor for the row corresponding to that one word line and cause a write current to flow through the first source-drain path of the actuated first selection circuit/transistor and the corresponding write digit line to write data into certain memory elements in that row.
    Type: Grant
    Filed: June 23, 2005
    Date of Patent: April 24, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Cyrille Dray, Christophe Frey, Jean Lasseuguette, Sébastien Barasinski, Richard Fournel
  • Publication number: 20070085222
    Abstract: An integrated circuit die having an active area that must remain exposed after packaging is secured by a compliant die attachment by which the integrated circuit die is held in position within a transfer mold during encapsulation. The compliant die attachment may comprise a flexible, compressible tape having pressure-sensitive adhesive, alone or with a rigid substrate support, or a compliant adhesive preferably applied only around a periphery of the die attach area. Deformation of the compliant die attachment under mold clamping pressure allows complete contact of the mold with the active area, preventing bleeding of the encapsulating material under the edge of a mold portion onto the active area.
    Type: Application
    Filed: December 14, 2006
    Publication date: April 19, 2007
    Applicant: STMICROELECTRONICS, INC.
    Inventors: Tiao Zhou, Michael Hundt
  • Patent number: 7205793
    Abstract: The present invention is directed to programmable bidirectional buffers and methods for programming such buffers. One method of according to an aspect of the present invention is a method of configuring a bidirectional buffer including first and second signal nodes. The method includes applying a configuration signal on one of the first and second signal nodes and configuring the buffer responsive to the applied configuration signal.
    Type: Grant
    Filed: March 30, 2006
    Date of Patent: April 17, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Varghese George
  • Patent number: 7206149
    Abstract: A servo circuit includes a servo channel and a processor. The servo channel recovers servo data from servo wedges that identify respective data sectors on a data-storage disk. On spin up of the disk, the processor detects a spin-up wedge associated with one of the servo wedges and then detects the servo wedge. Once the servo wedge is detected, a head-position circuit can read the location data from the servo wedge to determine an initial position of the read-write head. By detecting a both a spin-up wedge and a servo wedge to determine an initial head position on disk spin up, such a servo circuit often allows one to increase the disk's storage capacity by reducing the lengths of the spin-up wedges.
    Type: Grant
    Filed: November 5, 2001
    Date of Patent: April 17, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Hakan Ozdemir
  • Patent number: 7203779
    Abstract: A bus arbitrator for use in a shared bus system in which N bus devices request access to a shared bus. The bus arbitrator slowly activates and rapidly de-activates tristate line drivers coupled to the shared bus. The bus arbitrator comprises: 1) an input interface for receiving a first bus access request signal from a first bus device; 2) a delay circuit that receives the first bus access request signal from the input interface and generates a time-delayed first bus access request signal; and 3) a comparator circuit that receives the first bus access request signal from the input interface and the time-delayed first bus access request signal from the delay circuit and generates a line driver enable signal only if both of the first bus access request signal and the time-delayed first bus access request signal are enabled. The comparator circuit disables the line driver enable signal if either of the first bus access request signal or the time-delayed first bus access request signal is disabled.
    Type: Grant
    Filed: January 30, 2002
    Date of Patent: April 10, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Srikanth R. Muroor
  • Patent number: 7202110
    Abstract: A flat filter layer is received between upper and lower mold portions of a mold for packaging an integrated circuit sensor device, held by the mold over and in contact with the integrated circuit's sensing surface, in light compression between the sensing surface and a mold surface. The filter layer includes slots allowing passage of injected encapsulating material to cover the integrated circuit die, with overlap portions embedded in the encapsulating material, while preventing such encapsulating material from flowing onto the sensing surface. The filter layer may be, for example, a liquid and/or light filter, and may include a protective or supportive backing. The filter is thus affixed to the packaged integrated circuit sensor device, while mold residue is reduced and mold life extended.
    Type: Grant
    Filed: December 6, 2004
    Date of Patent: April 10, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Anthony M. Chiu, Harry Michael Siegel
  • Publication number: 20070075387
    Abstract: An acceleration sensor includes a semiconductor substrate, a first layer formed on the substrate, a first aperture within the first layer, and a beam coupled at a first end to the substrate and suspended above the first layer for a portion of the length thereof. The beam includes a first boss coupled to a lower surface thereof and suspended within the first aperture, and a second boss coupled to an upper surface of the second end of the beam. A second layer is positioned on the first layer over the beam and includes a second aperture within which the second boss is suspended by the beam. Contact surfaces are positioned within the apertures such that acceleration of the substrate exceeding a selected threshold in either direction along a selected axis will cause the beam to flex counter to the direction of acceleration and make contact through one of the bosses with one of the contact surfaces.
    Type: Application
    Filed: November 21, 2006
    Publication date: April 5, 2007
    Applicant: STMICROELECTRONICS, INC.
    Inventor: Joseph McAlexander
  • Patent number: 7196922
    Abstract: A programmable priority encoder is disclosed for use with the device such as a Content Addressable Memory (CAM) device having a plurality of array objects to be encoded in binary and arranged in row and columns. Match lines are adapted to be connected to a plurality of arrayed objects associated with respective rows. A plurality of encoder cells, each having a memory element and forming an encoder block are arranged in rows. Precharged bus lines are operative with the encoder cells and match lines. The precharged bus lines are discharged indicating a match and priority is assigned to rows based on logic values stored within the memory elements of the encoder cell.
    Type: Grant
    Filed: July 25, 2005
    Date of Patent: March 27, 2007
    Assignee: STMicroelectronics, Inc.
    Inventor: Mark Lysinger
  • Patent number: 7196425
    Abstract: A stacked die integrated circuit assembly comprising: 1) a substrate; 2) a first integrated circuit die mounted on the substrate; 3) a copper interposer mounted on the first integrated circuit die; and 4) a second integrated circuit die mounted on the copper interposer. The copper interposer significantly reduces the warping of the stacked die IC assembly caused by the warping of the substrate due to thermal changes in the substrate. The copper interposer has a significantly higher coefficient of thermal expansion than a conventional silicon (Si) interposer. The higher CTE enables the copper interposer to counteract the substrate warping.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: March 27, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Anthony M. Chiu, Tong Yan Tee
  • Patent number: 7194021
    Abstract: A digital matched filter receives an input signal in natural order, correlates the input signal against a code and generates a filtered output signal in a permuted order with respect to the input signal. The code is a factorization of a first and second patterns. The filter includes a first filter to correlate against the first code and a second filter to correlate against the second pattern. A memory is included to store intermediate values produced from the first filter correlation operation. Certain ones of the intermediate values are selectively retrieved from memory in accordance with a unique addressing scheme for each second filter correlation operation. More specifically, the addressing scheme allows retrieved intermediate values to be reused in successive second filter correlations. The permuted order outputs of the filter are of no concern in many applications, like cell searching, where buffering is available.
    Type: Grant
    Filed: April 15, 2002
    Date of Patent: March 20, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Nicolas Darbel, Sylvain Guilley
  • Patent number: 7190738
    Abstract: A communication system includes a receiver for receiving a serial bit stream from at least one communication channel, and a decoder, in communication with the receiver, for decoding words from the received serial bit stream, the words being defined at least in part by word boundaries in the received serial bit stream. The decoder contemporaneously synchronizes detection of bits and detection of the word boundaries in the received serial bit stream. The decoder preferably decodes digitized video signal information in the serial bit stream according to a Transition Minimized Differential Signalling protocol. The receiver and decoder are preferably part of an integrated circuit chip.
    Type: Grant
    Filed: March 7, 2002
    Date of Patent: March 13, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Charles F. Neugebauer, William Elliott, Fritz Lebowsky, Dean Timmermann
  • Publication number: 20070046248
    Abstract: A system controls an induction motor driven by a power inverter circuit. An operational amplifier circuit is operatively connected to the power inverter circuit and operative therewith for sensing DC current and controlling acceleration and deceleration of the induction motor. The operational amplifier circuit includes a first operational amplifier operative in a motoring mode to have a positive polarity output and remain substantially at zero during a regeneration mode. A second operational amplifier circuit is operative in a regeneration mode to have a negative polarity output and remain substantially at zero in a motoring mode.
    Type: Application
    Filed: September 1, 2005
    Publication date: March 1, 2007
    Applicant: STMicroelectronics, Inc.
    Inventors: Ramesh Ramamoorthy, Thomas Hopkins
  • Patent number: RE39690
    Abstract: A method for planarizing integrated circuit topographies, wherein, after a first layer of spin-on glass is deposited, a layer of low-temperature oxide is deposited before a second layer of spin-on glass.
    Type: Grant
    Filed: November 16, 2001
    Date of Patent: June 12, 2007
    Assignee: STMicroelectronics, Inc.
    Inventors: Alex Kalnitsky, Yih-Shung Lin