Patents Assigned to STMicroelectronics, Inc.
-
Publication number: 20060246865Abstract: Counter-clockwise and clockwise quadrant transitions are detected and accumulated with respect to a received complex signal over a certain time period. These transitions may then be compared in order to obtain information indicative of both a magnitude and phase of a frequency offset error. Additionally, zero-crossings of the received complex signal over the same certain time period are detected and accumulated. The accumulated crossings provide information indicative of frequency offset magnitude. The determined magnitude and phase of the frequency offset error may then be used to adjust a local oscillator frequency to provide for improved receiver performance.Type: ApplicationFiled: June 29, 2006Publication date: November 2, 2006Applicant: STMicroelectronics, Inc.Inventor: Aleksej Makarov
-
Patent number: 7126210Abstract: A system and method is disclosed for venting pressure from an integrated circuit package that is sealed with a lid. During a surface mount process for mounting a ball grid array integrated circuit package to a circuit board the application of heat (1) weakens the solder that seals a soldered lid, and (2) increases vapor pressure within the integrated circuit package. This may cause the soldered lid to move out of its soldered position. The present invention solves this problem by providing an integrated circuit with a solder mask that has a plurality of solder mask vents that form a plurality of vapor pressure vents through the solder. The vapor pressure vents prevent the occurrence of any increase in vapor pressure that would shift the soldered lid out of its soldered position. An alternate embodiment vents pressure through an epoxy layer that is used to attach a lid by epoxy.Type: GrantFiled: April 2, 2003Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventors: Anthony M. Chiu, Tom Q. Lao
-
Patent number: 7126296Abstract: A directional load is capable of operating in multiple directions. For example, a directional motor may rotate in clockwise and counterclockwise directions. A directional load driver generates output signals causing the directional load to operate in one of the directions, thereby providing a requested function. The requested function is identified using an input signal, such as a state-encoded input signal. The state-encoded input signal could be received by the directional load driver over a single wire or through a single input pin. Under the control of the directional load driver, the directional load could perform any of a wide variety of functions. In automotive applications, the directional load could open or close a window, lock or unlock a door, or open or close a door. In other applications, the directional load could be used with a residential door lock, a home automation system, or an industrial control.Type: GrantFiled: June 30, 2005Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventors: Gary J. Burlak, Marian Mirowski
-
Patent number: 7126984Abstract: To optimize the performance of DSL modems in the same cable bundle, the size and position of the bandwidth used for transmission is intelligently selected when the bit rate necessary for making the transmission is less than the total available bandwidth. By intelligently selecting a minimum number of subcarriers for Digital Multi-tone (DMT) signal transmission, a reduction in line driver power consumption is effectuated. Additionally, by intelligently selecting the position of the used bandwidth within the total available bandwidth, near-end crosstalk (NEXT) noise within the cable bundle may be minimized.Type: GrantFiled: December 19, 2001Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventor: Xianbin Wang
-
Patent number: 7127649Abstract: A system of the present invention tests the design of a universal serial bus (USB) smartcard device and includes a bus analyzer for running test cases to generate USB bus traffic. A processor is operatively connected to the bus analyzer for receiving and transforming data about USB traffic into a selected data format that is usable across different smartcard development environments.Type: GrantFiled: June 9, 2003Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventor: Taylor J. Leaming
-
Patent number: 7126431Abstract: A differential delay cell includes a current source for establishing an operating current and a differentially coupled transistor pair having a common node, two input nodes, and two output nodes. The common node is coupled to the current source, and the two output nodes are coupled to an impedance load. The impedance load establishes a time delay between each of the input nodes and a corresponding one of the output nodes. Differential output signals are generated at said two output nodes in response to input signals coupled to said two input nodes. An amplitude control device is coupled between the two output nodes for controlling an amplitude of the differential output signals being generated.Type: GrantFiled: November 30, 2004Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventors: Svilen Mintchev, Oleksiy Zabroda
-
Patent number: 7126190Abstract: A semiconductor structure includes a silicon substrate of a first conductivity type including wells of a second conductivity type formed on a surface thereof. The wells may be laterally isolated by shallow trench isolation. Transistors are formed in the wells by first forming several chemically distinct layers. Anisotropic etching then forms openings in a top one of the layers. A blanket dielectric layer is formed in the openings and on the layers. Anisotropic etching removes portions of the blanket dielectric layer from planar surfaces of the substrate but not from sidewalls of the openings to form dielectric spacers separated by gaps within the openings. Gate oxides are formed by oxidation of exposed areas of the substrate. Ion implantation forms channels beneath the gate oxides. Polysilicon deposition followed by chemical-mechanical polishing defines gates in the gaps. The chemically distinct layers are then stripped without removing the dielectric spacers.Type: GrantFiled: April 19, 2004Date of Patent: October 24, 2006Assignee: STMicroelectronics, Inc.Inventor: Robert Louis Hodges
-
Publication number: 20060234423Abstract: A system and method is disclosed for providing a redistribution metal layer in an integrated circuit. The redistribution metal layer is formed from the last metal layer in the integrated circuit during manufacture of the integrated circuit before final passivation is applied. The last metal layer provides sites for solder bump pads used in flip chip interconnection. The redistribution metal layer can be (1) a flat layer deposited over the next to last metal layer through an opening in a dielectric layer, or (2) deposited over an array of vias connected to the next to last metal layer. Space between the solder bump pads is deposited with narrower traces for connecting active circuit areas below. A final passivation layer is deposited to ensure product reliability.Type: ApplicationFiled: June 19, 2006Publication date: October 19, 2006Applicant: STMicroelectronics, Inc.Inventors: Danielle Thomas, Harry Siegel, Antonio Do Bento Vieira, Anthony Chiu
-
Publication number: 20060224860Abstract: A processor executes one or more prefetch threads and one or more main computing threads. Each prefetch thread executes instructions ahead of a main computing thread to retrieve data for the main computing thread, such as data that the main computing thread may use in the immediate future. Data is retrieved for the prefetch thread and stored in a memory, such as data fetched from an external memory and stored in a buffer. A prefetch controller determines whether the memory is full. If the memory is full, a cache controller stalls at least one prefetch thread. The stall may continue until at least some of the data is transferred from the memory to a cache for use by at least one main computing thread. The stalled prefetch thread or threads are then reactivated.Type: ApplicationFiled: April 1, 2005Publication date: October 5, 2006Applicant: STMicroelectronics, Inc.Inventors: Osvaldo Colavin, Davide Rizzo
-
Patent number: 7116539Abstract: A driver circuit includes a CMOS stage and switch functionalities for performing certain tasks. One task is to selectively block exposure of the CMOS stage to reference voltage(s). Another task is to selectively protect the CMOS stage during transient operation. Yet another task is to block leakage current from flowing from the CMOS stage to ground.Type: GrantFiled: July 1, 2003Date of Patent: October 3, 2006Assignee: STMicroelectronics, Inc.Inventors: Vineet Twari, Roberto Alini
-
Patent number: 7112468Abstract: An apparatus and method for fabricating a microprocessor comprising a first chip (12) having an active face (30) including a central processing unit and a second chip (14) having an active face (32) electrically connected to the active face of the first chip (12), wherein the second chip (14) provides added functionality to the central processing unit of the first chip (12) and wherein the electrical connections (16, 18) are through bonding layers (28) that are in contact with the metalization 26 on the first and second chips (12, 14), is disclosed.Type: GrantFiled: November 23, 2004Date of Patent: September 26, 2006Assignee: STMicroelectronics, Inc.Inventors: Tsiu Chiu Chan, Arnaud Lepert, Lawrence Philip Eng
-
Publication number: 20060208787Abstract: According to the invention a well-switching arrangement, with a semiconductor circuit including a switch having an input terminal, an output terminal and a body region and at least one comparator having a first input coupled to at least one of the terminals and a second input coupled to a positive voltage rail, and logic coupled to an output of the comparator and responsive to the output to selectively couple the body-well region to one of the terminals or to the positive voltage rail.Type: ApplicationFiled: March 18, 2005Publication date: September 21, 2006Applicant: STMicroelectronics Inc.Inventor: M.J. Callahan
-
Patent number: 7109574Abstract: An integrated circuit (IC) device comprising: 1) an integrated circuit (IC) die having a first surface, a second surface opposite the first surface, and sidewalls extending between the first surface and the second surface; 2) an integrated circuit (IC) package for supporting the IC die, wherein the IC package is attached to at least one of the sidewalls of the IC die such that at least a portion of the IC die first surface and at least a portion of the IC die second surface are exposed; and 3) at least one auxiliary component attached to at least one of the exposed portion of the IC die first surface and the exposed portion of the IC die second surface.Type: GrantFiled: March 27, 2003Date of Patent: September 19, 2006Assignee: STMicroelectronics, Inc.Inventors: Anthony M. Chiu, Harry Michael Siegel
-
Patent number: 7110485Abstract: A clock control circuit for use in a multi-channel baud-rate timing recovery loop includes a control circuit responsive to a phase error signal from at least one phase detector for generating at least one clock control signal, wherein said control circuit propagates adjustments required for frequency correction in a synchronous fashion across all of the N-channels.Type: GrantFiled: September 26, 2002Date of Patent: September 19, 2006Assignee: STMicroelectronics, Inc.Inventors: Roger Kevin Bertschmann, Saeid Sadeghi
-
Patent number: 7106621Abstract: A random access memory array includes first random access memory elements arranged in a plurality of rows and columns for storing data words at a multiple memory locations. The memory array further includes second random access memory elements arranged in at least one additional column. Each second random access memory element is associated with a memory location to store a flag value indicative of whether the data word stored at that memory location is a true or complement version. The individual memory elements may comprise magnetic random access memory elements. Alternatively, the individual memory elements may comprise flash memory cells.Type: GrantFiled: June 30, 2004Date of Patent: September 12, 2006Assignee: STMicroelectronics, Inc.Inventor: Christophe Frey
-
Publication number: 20060197602Abstract: A semiconductor indicator for quantitatively diagnosing voltage conditions in high power transistor devices is provided. The semiconductor indicator includes a first transistor and a second transistor, where an electrically active periphery of the second transistor is less than an electrically active periphery of the first transistor. The transistors are thermally coupled to one another and may be in close proximity. The second transistor detects the voltage of a node on the first transistor and may be monitored by infrared imaging. The breakdown voltage characteristic of the second transistor may not substantially change as the temperature in the first transistor increases. An optional control circuit monitors and detects the output voltage of the first transistor.Type: ApplicationFiled: October 31, 2005Publication date: September 7, 2006Applicant: STMicroelectronics, Inc.Inventors: Craig Rotay, John Pritiskutch, Richard Hildenbrandt
-
Patent number: 7103091Abstract: An architecture for a rake receiver of a CMDA demodulator utilizes a common data path for signal processing. This common data path is shared by all channels (either physical channels or propagation paths within physical channels) to avoid redundant calculations, reduce circuit space and reduce power consumption. The sharing of the common data path for demodulation is made on a time divided manner, with each channel being given sequential access to the data path to perform all or part of a given demodulation function (for example, de-scrambling, de-spreading, de-rotating, and de-skewing accumulation).Type: GrantFiled: May 7, 2002Date of Patent: September 5, 2006Assignee: STMicroelectronics, Inc.Inventor: Stefano Cervini
-
Patent number: 7102860Abstract: A power limiting circuit for power supply that is controlled by a power supply control module includes a shunt regulator having a reference input operatively connected to a voltage input that receives a voltage representative of the power supply control module connected thereto. The shunt regulator is biased on when the voltage at the reference input increases above a reference voltage established at the voltage input. A transistor is operatively connected to the shunt regulator and to an output operatively connected to the power supply control module and has a voltage that is representative of voltage operating the power supply control module. The transistor is biased on from the shunt regulator such that the shunt regulator and transistor form a latch when the voltage at the output reduces below an off voltage level to turn off the power supply, dropping the input voltage, and restarting the power supply in a restart cycle.Type: GrantFiled: February 17, 2005Date of Patent: September 5, 2006Assignee: STMicroelectronics, Inc.Inventor: Edward P. Wenzel
-
Patent number: 7103004Abstract: To improve the performance of DSL modems, a DSL duplexing ratio for a new communication is selected according to the communications needs of an application. A required upstream and downstream bit rate for application communications is determined. From the ratio of these bit rates, a desired duplexing ratio is calculated. The operation of the modem is then adapted to choose a duplexing ratio that approximates the desired duplexing ratio for the application. To optimize modem operation, the size and position of the upstream and downstream bandwidths used for transmission are intelligently selected when the bit rate necessary for making the transmission is less than the total available bandwidth provided by the chosen duplexing ratio. By intelligently selecting a minimum number of subcarriers for Digital Multi-tone (DMT) signal transmission, a reduction in line driver power consumption is effectuated.Type: GrantFiled: December 19, 2001Date of Patent: September 5, 2006Assignee: STMicroelectronics, Inc.Inventor: Xianbin Wang
-
Patent number: 7102307Abstract: A circuit and method provide a back EMF signal that represents a back EMF voltage induced in a coil of a brushless motor. In one embodiment of the invention, the circuit includes an input node operable to receive a tap voltage from the coil, and a network coupled to the input node and operable to generate the back EMF signal by removing a predetermined offset voltage from the tap voltage. Such a circuit provides a signal that more accurately indicates a zero crossing than existing circuits for controlling a sensorless brushless motor.Type: GrantFiled: June 27, 2003Date of Patent: September 5, 2006Assignee: STMicroelectronics, Inc.Inventor: Jianwen Shao