Patents Assigned to STMicroelectronics, Inc.
-
Patent number: 6496439Abstract: A content addressable memory (CAM) includes a voltage power supply input and an enable input. An enable control circuit is connected to the enable input, and operates to compare an external voltage to an enable reference voltage. If the external voltage drops below the enable reference voltage, the enable control circuit drives the enable input to place the CAM into a low current, stand-by mode of operation. A voltage supply back-up circuit is connected to the voltage power supply input, and operates to compare the external voltage to a supply reference voltage. If the external voltage drops below the supply reference voltage, the voltage supply back-up circuit switches the voltage power supply input for the CAM from the external voltage input to a battery back-up. As an alternative, the voltage power supply input for the CAM includes a separate power input for a CAM array, and the switch causes only that separate power input for the CAM array to be powered from the battery back-up.Type: GrantFiled: June 29, 2001Date of Patent: December 17, 2002Assignee: STMicroelectronics, Inc.Inventor: David C. McClure
-
Patent number: 6496021Abstract: This invention is directed to a method of making a capacitive distance sensor that includes one or more sensor cells each with first and second capacitor plates. The method includes determining an expected range of sizes of objects the sensor will be used to detect and determining a total perimeter value for each of a plurality of capacitor patterns. Each capacitor pattern includes a different arrangement of the first and second capacitor plates and the total perimeter value is the sum of the perimeter values for the first and second capacitor plates. The method selects one of the capacitor patterns based on the expected size of the object and on the total perimeter values determined for the capacitor patterns. The selecting step includes selecting whichever one of the capacitor patterns has the largest total perimeter value if the object is smaller than each of the one or more sensor cells.Type: GrantFiled: January 18, 2002Date of Patent: December 17, 2002Assignee: STMicroelectronics, Inc.Inventors: Marco Tartagni, Bhusan Gupta, Alan Kramer
-
Patent number: 6492918Abstract: A code word includes a first group of data bits and includes code bits that represent a second group of data bits. One embodiment of the code word has a minimum probability of bit transitions among its bits. Another embodiment of the code word includes a parity bit. Unlike conventional codes, a code that includes such a code word can have both a high efficiency and small error propagation. Additionally, by including fewer bit transitions, a sequence of such code words causes less read noise, and thus causes fewer read errors as compared to sequences of known code words. Moreover, the code word can include a parity bit to allow improved error detection as compared to known error-detection techniques. Therefore, such a code word can significantly increase the effective write and read speeds of a disk drive.Type: GrantFiled: September 30, 1999Date of Patent: December 10, 2002Assignee: STMicroelectronics, Inc.Inventors: Francesco Rezzi, Marcus Marrow
-
Patent number: 6492926Abstract: A noise compensating device in a discrete time control system, such as a R/W system for hard disks, including: a control loop generating a first timing signal, a signal indicative of a quantity to be controlled, and a control signal, which have a first frequency; and an open loop control line which generates a compensation signal synchronous with the control signal and includes a sensor. The sensor includes a sensing element, generating an analog signal, an acquisition stage, connected to the sensing element and generating a disturbance measure signal correlated to the analog signal and synchronous with the control signal, and a synchronization stage. The synchronization stage includes a frequency generator having an input receiving the first timing signal and a first and a second output connected to the acquisition stage and generating, respectively, a second timing signal and a third timing signal.Type: GrantFiled: November 19, 2001Date of Patent: December 10, 2002Assignees: STMicroelectronics S.r.l., STMicroelectronics Inc.Inventors: Fabio Pasolini, Ernesto Lasalandra, Paolo Bendiscioli, Charles G. Hernden
-
Publication number: 20020180489Abstract: A current sense amplifier including a transconductance amplifier to measure a current passing through a sense resistor and generate a reference current indicative of the measured current. A current mirror circuit is connected to the transconductance amplifier and receives the reference current for amplification to generate an amplified output current. A cascode circuit is connected serially to the current mirror circuit to boost an output impedance for the amplifier at the output of the generated amplified output current. The current mirror circuit and cascode circuit of the current sense amplifier are each formed from a pair of transistors sharing a common control node, with the transistors realized using with bipolar or MOS technology.Type: ApplicationFiled: December 27, 2001Publication date: December 5, 2002Applicant: STMicroelectronics, Inc.Inventors: Weiguo Ge, Congqing Xiong
-
Publication number: 20020180743Abstract: An electronic system, an integrated circuit and a method for display are disclosed. The electronic system contains a first device, a memory and a video/audio compression/decompression device such as a decoder/encoder. The electronic system is configured to allow the first device and the video/audio compression/decompression device to share the memory. The electronic system may be included in a computer in which case the memory is a main memory. Memory access is accomplished by one or more memory interfaces, direct coupling of the memory to a bus, or direct coupling of the first device and decoder/encoder to a bus. An arbiter selectively provides access for the first device and/or the decoder/encoder to the memory. The arbiter may be monolithically integrated into a memory interface. The decoder may be a video decoder configured to comply with the MPEG-2 standard. The memory may store predicted images obtained from a preceding image.Type: ApplicationFiled: June 19, 2002Publication date: December 5, 2002Applicant: STMicroelectronics, Inc.Inventors: Jefferson Eugene Owen, Raul Zegers Diaz, Osvaldo Colavin
-
Patent number: 6490005Abstract: An analog-to-digital converter (ADC) (112) for sampling high speed video signals includes Pre-amplifiers (502, 504, 506) electrically coupled to Post-amplifiers (508, 510, 512) that are electrically coupled to output latches (514, 517, 519, 521, 523, 525, and 527). A sampling clock signal (116) clocks the output latches (514, 517, 519, 521, 523, 525, and 527) to sample an input analog electronic signal to provide a digital representation thereof. The ADC (112) includes an auto-zeroing function to cancel bias voltages at the Post-amplifiers (508, 510, 512) during a video signal horizontal blanking time period. The ADC (112) includes a bit dithering function by alternating sets of reference voltages into the Pre-amplifiers (502, 504, 506) increasing bit resolution. The ADC (112) includes wired interconnect interpolation between the Pre-amplifiers (502, 504, 506) and Post-amplifiers (508, 510, 512) and between the Post-amplifiers (508, 510, 512) and the output latches (514, 517, 519, 521, 523, 525, and 527).Type: GrantFiled: June 30, 2000Date of Patent: December 3, 2002Assignee: STMicroelectronics, Inc.Inventors: Günter W. Steinbach, James Chow, Kenny Wen, Khin Lay
-
Patent number: 6490197Abstract: A method and circuit are disclosed for providing sector protection to sectors of nonvolatile memory cells in a nonvolatile memory device. The circuit includes maintaining sector protection information in the core of memory cells in the nonvolatile memory device. In this way, the circuitry and/or algorithms utilized for reading and modifying memory cells in the memory cell core that maintain the sector protection information is the same utilized for reading and modifying the other memory cells in the core.Type: GrantFiled: August 2, 2001Date of Patent: December 3, 2002Assignee: STMicroelectronics, Inc.Inventor: Luca Giovanni Fasoli
-
Patent number: 6490324Abstract: The present invention provides a system, method and an apparatus for a digital video decoder, which includes a data processor that utilizes at least an encoded video data stream to produce one or more output streams. The one or more output streams includes at least a set of motion compensation instructions.Type: GrantFiled: December 8, 1998Date of Patent: December 3, 2002Assignee: STMicroelectronics, Inc.Inventors: Darryn McDade, Jefferson Eugene Owen
-
Publication number: 20020176402Abstract: An octagonal interconnection network for routing data packets. The interconnection network comprises: 1) eight switching circuits for transferring data packets with each other; 2) eight sequential data links bidirectionally coupling the eight switching circuits in sequence to thereby form an octagonal ring configuration; and 3) four crossing data links, wherein a first crossing data link bidirectionally couples a first switching circuit to a fifth switching circuit, a second crossing data link bidirectionally couples a second switching circuit to a sixth switching circuit, a third crossing data link bidirectionally couples a third switching circuit to a seventh switching circuit, and a fourth crossing data link bidirectionally couples a fourth switching circuit to an eighth switching circuit.Type: ApplicationFiled: March 5, 2002Publication date: November 28, 2002Applicant: STMICROELECTRONICS, INC.Inventor: Faraydon O. Karim
-
Patent number: 6486007Abstract: A method is disclosed for a memory cell for a static random access memory. The memory cell includes a pair of cross-coupled CMOS logic inverters that are connected together to form a latch, and a pair of p-channel transmission gate transistors that are connected to the logic inverters for selectively providing access to the latch. The layout of the memory cell includes a rectangular active area in which the p-channel transistors of the memory cell are located. The rectangular active area abuts a similar active area of an adjacent memory cell along a row of memory cells so as to form a single rectangular active area for the p-channel memory cell transistors. The rectangular active area reduces the occurrence of fabrication-related phenomena that adversely effect the performance of the memory cell.Type: GrantFiled: July 20, 2001Date of Patent: November 26, 2002Assignee: STMicroelectronics, Inc.Inventors: Tsiu Chiu Chan, Mehdi Zamanian, David Charles McClure
-
Patent number: 6486649Abstract: A frequency test circuit (200) includes a built-in self test (BIST) circuit (212) which provides for testing of a frequency generating circuit such as an oscillator circuit (100). The test circuit (200) includes circuit stages (202-208) which help produce a reference signal (210) which has substantially the same frequency as that produced by the oscillator circuit (100) when it is operational. Since the low current oscillator circuit (100) can fail at any one of the divider or level shifting stages (106-112), the test circuit (200) can determine if the reference signal and the output signal of the oscillator have substantially the same frequency and produce a test condition signal indicative of either a pass or failed test at test port (214).Type: GrantFiled: March 30, 2000Date of Patent: November 26, 2002Assignee: STMicroelectronics, Inc.Inventors: Rong Yin, Mehdi Zamanian
-
Patent number: 6487030Abstract: A write head is described having a switchable damping resistance coupled in parallel with an inductor. The damping resistance is decoupled from the inductor by rendering a transistor nonconductive when a direction of current in the inductor changes. The damping resistance is then coupled to the inductor before oscillations begin in the current in the inductor. The decoupling of the damping resistor eliminates power dissipation in the damping resistor during a change in the direction of current in the inductor.Type: GrantFiled: August 17, 2001Date of Patent: November 26, 2002Assignee: STMicroelectronics, Inc.Inventors: Albino Pidutti, Axel Alegre de la Soujeole
-
Patent number: 6483872Abstract: A method and apparatus for reducing convergence time in a digital filter. When the digital filter is initially run, the coefficients in the digital filter are adjusted to reduce error in the output of the digital filter. When the adjusted coefficients meet a selected error level, these coefficients are stored in a memory and the digital filter filters data. The next time the digital filter is run, the stored coefficients are loaded into the digital filter and a number of iterations are run in which the coefficients are adjusted. Then, a determination is made as to whether the error level meets a threshold that may be the same as the selected error level. If the coefficients meet the threshold, the coefficients are stored in the memory and the filter is then used to filter data.Type: GrantFiled: August 25, 1998Date of Patent: November 19, 2002Assignee: STMicroelectronics, Inc.Inventor: Thi N. Nguyen
-
Patent number: 6483344Abstract: There is disclosed a field programmable gate array that performs in the interconnect matrix selected Boolean logic functions, such as OR gates and NOR gates, normally performed in the configurable logic blocks of the FPGA. The field programmable gate array comprises: 1) a plurality of configurable logic blocks (CLBs); 2) a plurality of interconnects; 3) a plurality of interconnect switches for coupling ones of the plurality of interconnects to each other and to inputs and outputs of the plurality of configurable logic blocks; and 4) an interconnect switch controller for controlling the plurality of interconnect switches.Type: GrantFiled: January 31, 2001Date of Patent: November 19, 2002Assignee: STMicroelectronics, Inc.Inventor: Vidyabhusan Gupta
-
Patent number: 6483931Abstract: A planar fingerprint pattern detecting array includes a large number of individual skin-distance sensing cells that are arranged in a row/column configuration. Each sensing cell includes an amplifier having an ungrounded input node and an ungrounded output node. Output-to-input negative feedback that is sensitive to the fingerprint pattern is provided for each amplifier by way of (1) a first capacitor plate that is placed vertically under the upper surface of a dielectric layer and is connected to the ungrounded amplifier input node, (2) a second capacitor plate that is placed vertically under the upper surface of the dielectric layer in close horizontal spatial relation to the first capacitor plate and is connected to the ungrounded output node, and (3) an ungrounded fingertip whose fingerprint pattern is to be detected, which ungrounded fingertip is placed on the upper surface of the dielectric layer in close vertical spatial relation with the first and second capacitor plates.Type: GrantFiled: September 11, 1997Date of Patent: November 19, 2002Assignee: STMicroelectronics, Inc.Inventors: Alexander Kalnitsky, Alan Kramer
-
Patent number: 6480912Abstract: A first-in first-out (FIFO) memory device includes a plurality of memory locations having sequential binary addresses, a write address pointer for sequentially accessing the memory locations to write data therein, and a read address pointer for sequentially accessing the memory locations for reading data therefrom. The method and apparatus add an inverted write binary address of the write address pointer to a read binary address of the read address pointer, add one, and discard the most significant bit (MSB) to define the number of empty memory locations.Type: GrantFiled: July 21, 2000Date of Patent: November 12, 2002Assignee: STMicroelectronics, Inc.Inventor: Roozbeh Safi
-
Patent number: 6478976Abstract: A structure and method for creating a contact between a conductive layer and a pad for dissipating electrostatic charges comprising the steps of, forming a pad and a composite insulating layer between and over conductive plates on a substrate, wherein the insulating layer isolates and protects the conductive plates and pad from damage, the insulating layer comprising a dielectric region underlying a conductive layer. A passivation layer is formed over at least a portion of the conductive layer and a photoresist is patterned over at least a portion of the passivation. An opening is etched through the passivation and the insulating layers, wherein the photoresist and the conductive layer serve as masks. Finally, a conductive material is deposited in the opening to form an electrical contact between the pad and the conductive layer.Type: GrantFiled: December 30, 1998Date of Patent: November 12, 2002Assignee: STMicroelectronics, Inc.Inventors: Arnaud Yves Lepert, Danielle A. Thomas, Antonio A. Do-Bento-Vieira
-
Patent number: 6480532Abstract: An echo cancellation functionality taps a digital transmit signal from a transmit channel for processing through an adaptive filter of an echo channel to generate an echo cancellation signal. The adaptive filter has a transfer function substantially matching an echo transfer function which defines a relationship between the transmit signal and an unwanted echo component corrupting an analog receive signal. The echo cancellation signal is digital-to-analog converted to an analog signal and then subtracted from the analog receive signal to substantially cancel out the unwanted echo component. The echo cancellation functionality may be configured in a training mode to generate an error signal used to adaptively configure the adaptive filter transfer function to substantially match the echo transfer function. When in training mode, certain components of an adaptation loop which contribute to a feedback loop transfer function are selectively by-passed.Type: GrantFiled: July 13, 1999Date of Patent: November 12, 2002Assignee: STMicroelectronics, Inc.Inventor: Albert Vareljian
-
Publication number: 20020164057Abstract: An integrated circuit includes a sensor that reads a fingerprint and provides data corresponding to the fingerprint to a computation engine coupled to the sensor. The computation engine compares the data to stored data and enables a smart card coupled to the computation engine when the data and the stored data match. The computation engine may include an array of flash memory cells arranged in pairs of rows, where flash memory cells in any one row have sources coupled to a common row line and a plurality of conductance mode neurons each having first and second inputs coupled to first and second row lines forming a respective pair of rows. The neurons are coupled to the flash memory cells through a buffer circuit sets a drain-source voltage of the flash memory cells in the row pair coupled to the neuron.Type: ApplicationFiled: July 2, 2002Publication date: November 7, 2002Applicant: STMicroelectronics Inc.Inventor: Alan Kramer