Patents Assigned to STMicroelectronics, Inc.
  • Patent number: 6476669
    Abstract: A reference voltage trim circuit includes a voltage follower receiving the reference voltage to be trimmed, with one or more resistive loads providing predefined voltage shifts serially connected between the output of the voltage follower and the output of the trim circuit. The voltage follower includes a current mirror differential amplifier receiving the reference voltage at one input and the output of the voltage follower at the other input, and a transistor with a resistive load connected between the power supply voltages and receiving the output of the current mirror differential amplifier at the transistor's gate. The resistive loads provide varying preselected voltage drop and are each shunted by corresponding fuses, with the entire series of resistive loads shunted by a master fuse. To trim the reference voltage, at least the master fuse is blown, together with the fuse(s) shunting resistive loads which combine to result in the desired trim voltage.
    Type: Grant
    Filed: July 10, 2001
    Date of Patent: November 5, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: David C. McClure, Rong Yin
  • Patent number: 6477673
    Abstract: Programmability of the data background patterns used to test random-access-memories (RAMs) is accomplished by adding to the memory input/output (I/O) buffers of RAM memory, for each data bit of a data background pattern to be programmed, a programming mechanism and a selection mechanism. The programming mechanism is capable of programming a data bit of the data background pattern in accordance with a programming information signal provided to the RAM. The selection mechanism provides either the programmed data bit or a normal, application data bit to an input/output buffer of the RAM in accordance with whether the RAM is in a test mode or a normal operating mode, as indicated by a test control signal provided to the RAM.
    Type: Grant
    Filed: July 30, 1999
    Date of Patent: November 5, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Richard J. Ferrant, Robert Alan Wadsworth
  • Publication number: 20020158673
    Abstract: A circuit and method are disclosed for monitoring the voltage level of an unregulated power supply. The circuit includes a voltage reference circuit for generating a first reference voltage signal and a trim circuit which generates a trimmed reference voltage signal based upon the first reference voltage signal. A comparator compares the unregulated power supply voltage to the trimmed reference voltage signal and asserts an output signal based upon the comparison. The output signal is fed back as an input to the trim circuit so that the trim circuit provides a hysteresis effect.
    Type: Application
    Filed: April 30, 2001
    Publication date: October 31, 2002
    Applicant: STMicroelectronics, Inc.
    Inventors: David C. McClure, Rong Yin
  • Publication number: 20020158684
    Abstract: A circuit and method are disclosed for monitoring the voltage level of an electrical signal, such as an unregulated power supply. The circuit includes a comparator that compares the electrical to the voltage reference and generates an output having a value that is based upon the comparison. A oscillation suppression circuit receives the output of the comparator and generates an output signal that follows the output of the comparator once the output of the comparator remains stable and in the same logic state for a predetermined of time.
    Type: Application
    Filed: April 30, 2001
    Publication date: October 31, 2002
    Applicant: STMicroelectronics, Inc.
    Inventor: David C. McClure
  • Patent number: 6472246
    Abstract: A structure and method for creating an integrated circuit passivation (24) comprising, a circuit (16), a dielectric (18), and metal plates (20) over which an insulating layer (26) is disposed that electrically and hermetically isolates the circuit (16), and a discharge layer (32) that is deposited to form a passivation (24) that protects the circuit (16) from electrostatic discharges caused by, e.g., a finger, is disclosed.
    Type: Grant
    Filed: December 28, 1999
    Date of Patent: October 29, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Danielle A. Thomas, Frank Randolph Bryant
  • Patent number: 6473251
    Abstract: An apparatus (and method) is provided that reduces thermal interference in the read signal of a disk drive. A variable or programmable resistance is used to change the transfer function of a filter in the read channel of the disk drive to filter the read signal. The filter has a first transfer function (first cut-off frequency) related to the programmed resistance during normal operation of the disk drive (i.e. when thermal interference is not detected). When thermal interference is detected in the read signal, the resistance is programmed to another value resulting in the filter having a second transfer function (second cut-off frequency). The resistance element includes a transconductance amplifier whose transconductance is variable or programmable to different values resulting in different programmable transfer functions (or one of a multitude of cut-off frequencies) for the filter.
    Type: Grant
    Filed: September 17, 1999
    Date of Patent: October 29, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Giuseppe Patti, Gilles Denoyer, Roberto Alini
  • Patent number: 6472261
    Abstract: A technique for forming integrated circuit device contacts includes the formation of nitride spacers along side gate electrodes for LDD definition. In addition, a nitride cap layer is formed over the gate electrodes. When a contact opening is formed through the interlevel oxide dielectric, the nitride cap and sidewall spacers protect the gate electrode from damage and shorting. A highly doped poly plug is formed in the opening to make contact to the underlying substrate. Metalization is formed over the poly plug in the usual manner.
    Type: Grant
    Filed: March 17, 1999
    Date of Patent: October 29, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Loi N. Nguyen
  • Patent number: 6473131
    Abstract: A system includes a signal reconstruction controller (110) electrically coupled to at least one analog-to-digital converter (ADC) (112) and to a phase adjustable clock source (108). A sampling clock signal (116) is electrically coupled from the clock source (108) to the at least one ADC (112). The at least one ADC (112) samples an electronic signal according to the sampling clock signal (116) to provide a digital representation of the electronic signal. The controller (110) samples data from the ADC (112) at different sampling points in the electronic signal and determines the edges (140) of the electronic signal and the noisy samples (142, 144) that are away from the edges (140) of the electronic signal. By finding the least noisy sample (146, 148) that is away from the edges (140) of the electronic signal the controller (110) adjusts the phase of a sampling signal clock (116) to a sampling point that is the most reliable to sample the electronic signal to provide a digital representation thereof.
    Type: Grant
    Filed: June 30, 2000
    Date of Patent: October 29, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Charles F. Neugebauer, William D. Elliott, David Deckys, Thomas M. Annau
  • Patent number: 6469941
    Abstract: An apparatus (and method) is provided that pumps (up or down) the voltage on a memory cell thereby increasing (above the logic one voltage value) or decreasing (below the logic zero voltage value) the voltage stored in the memory cell, and providing an increased differential on the bit lines during a subsequent read operation of the memory cell. When a logic one or zero voltage is coupled to the first plate of the memory cell for storage, the second plate is held at a voltage that is lower or higher, respectively (preferably a voltage that is the complement logic value of the value being stored). After the word line is deactivated (thereby decoupling the memory cell from the bit line and storing a logic one voltage value or logic zero voltage value), the voltage on the second plate is correspondently either raised or lowered. In the present invention, the second plate is raised or lowered to the precharge and equilibrate value (usually Vdd/2).
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: October 22, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Francois Pierre Ricodeau
  • Patent number: 6469538
    Abstract: An apparatus for monitoring a load current drawn by an electrical circuit in a wire includes: 1) a Lorentz force MOS transistor having a first drain current (ID1) and a second drain current (ID2), wherein the Lorentz force MOS transistor is disposed proximate the wire carrying the load current and wherein a magnetic force generated by the load current increases a first current difference between the first drain current and a second drain current; 2) a current difference amplification circuit for detecting the first current difference between the first drain current and the second drain current and generating an amplified output signal; and 3) a current monitoring circuit coupled to the current difference amplification circuit capable of detecting and measuring the amplified output signal.
    Type: Grant
    Filed: June 9, 2000
    Date of Patent: October 22, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Vidyabhusan Gupta
  • Publication number: 20020149106
    Abstract: A preformed adhesive layer for joining components within integrated circuit packaging includes venting slots for controlling the size and location of voids within an assembled integrated circuit package. Air randomly entrapped between the surfaces of the adhesive layer and adjoining components during assembly will generally release into the venting slots during subsequent assembly and/or mounting steps performed at elevated temperatures, rather than creating internal pressures causing separation of package components or releasing into the encapsulant. Die delamination and encapsulant void problems occurring during reflow or other assembly and mounting processes as a result of entrapped air are avoided.
    Type: Application
    Filed: April 13, 2001
    Publication date: October 17, 2002
    Applicant: STMICROELECTRONICS, INC.
    Inventor: Anthony M. Chiu
  • Patent number: 6462600
    Abstract: A circuit includes a differential amplifier that generates a differential offset signal on its output terminals. The circuit also includes an offset compensator that has input terminals respectively coupled to the amplifier output terminals and a compensation terminal coupled to the differential amplifier. The compensator maintains the differential offset signal at a predetermined value, for example 0 V. When used in an integrated read-head preamplifier, such a circuit compensates for the nonzero head bias voltage, i.e., the preamplifier input offset voltage, without using a component that is external to the integrated preamplifier circuit.
    Type: Grant
    Filed: May 25, 1999
    Date of Patent: October 8, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Elango Pakriswamy
  • Publication number: 20020140829
    Abstract: A method for storing a plurality of still images to form a panoramic image. The method comprising the steps of receiving a first image forming a part of a series of images to form a panoramic image and storing the first image in memory. When one or more subsequent images after the first image are received the steps of calculating one or more panoramic parameters between a current image and a previous image stored in memory and storing the current image with the one or more panoramic parameters in memory are performed.
    Type: Application
    Filed: October 23, 2001
    Publication date: October 3, 2002
    Applicant: STMicroelectronics, Inc.
    Inventors: Osvaldo M. Colavin, Emmanuel Lusinchi
  • Patent number: 6459400
    Abstract: An analog-to-digital converter (500) for sampling high speed video signals includes a first input (502) for receiving an electronic signal, a sampling clock input (547) for receiving a sampling clock signal, and first and second sampling circuits. The first sampling circuit is arranged in a differential circuit arrangement, and is electrically connected to the first input (502) and to the sampling clock input (547) and is responsive to the sampling clock signal, for sampling the electronic signal to provide a pair of boundary reference voltage signals (706, 708, 710, 712) that bound the voltage of the sampled electronic signal, and further to convert the sampled electronic signal to provide the most significant bits (554) of a digital representation of the electronic signal at times indicated by the sampling clock signal.
    Type: Grant
    Filed: December 1, 2000
    Date of Patent: October 1, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Günter W. Steinbach
  • Patent number: 6455884
    Abstract: A radiation hardened memory device includes active gate isolation structures placed in series with conventional oxide isolation regions between the active regions of a memory cell array. The active gate isolation structure includes a gate oxide and polycrystalline silicon gate layer electrically coupled to a voltage potential resulting in an active gate isolation structure that prevents a conductive channel extending from adjacent active regions from forming. The gate oxide of the active gate isolation structures is relatively thin compared to the conventional oxide isolation regions and thus, will be less susceptible to any adverse influence from trapped charges caused by radiation exposure.
    Type: Grant
    Filed: August 8, 2000
    Date of Patent: September 24, 2002
    Assignees: STMicroelectronics, Inc., STMicroelectronics, S.r.l, STMicroelectronics, S.A.
    Inventors: Tsiu Chiu Chan, Antonio Imbruglia, Richard Ferrant
  • Patent number: 6455412
    Abstract: A contact opening through an insulating layer is filled with metal and etched back to form a metal plug within the opening. A metal interconnect line can then be formed over the contact, and makes electrical contact with the metal plug. Since the contact opening is filled by the metal plug, it is not necessary for the metal signal line to have a widened portion in order to ensure enclosure.
    Type: Grant
    Filed: August 6, 1991
    Date of Patent: September 24, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Fu-Tai Liou, Charles Ralph Spinner
  • Patent number: 6456148
    Abstract: A method and circuit are disclosed for controlling the write head of a magnetic disk storage device. The circuit includes a pull-up device coupled to a terminal of the write head, for selectively providing a current to the write head though the write head terminal. The circuit further includes parallel-connected current sink circuits, each of which is coupled to the write head terminal and selectively activated to draw current from the write head via the write head terminal. A first transistor is connected in series between the pull-up device and the write head terminal and biased to provide a voltage differential between the write head terminal and the pull-up device. A second transistor is connected in series between the write head terminal and the current sink circuits and biased to provide a voltage differential between the write head terminal and the current sink circuits.
    Type: Grant
    Filed: April 20, 2001
    Date of Patent: September 24, 2002
    Assignee: STMicroelectronics, Inc.
    Inventors: Giuseppe Patti, Roberto Alini, Gilles P. DeNoyer
  • Patent number: 6456519
    Abstract: A circuit and method are disclosed for asynchronously accessing accessing a ferroelectric memory device. The ferroelectric memory device internally generates timing signals for latching a received address signal and driving the row lines of the device based upon transitions appearing on the received address signal. The circuit receives an address signal and asserts an edge detect signal in response. The address signal is latched following the edge detect a signal being asserted. Address decode circuitry receives the latched address and generates decoded output signals that identify a row of memory cells to be accessed. In this way, a ferroelectric memory device may effectively replace an asynchronous static random access random access memory (SRAM) device.
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: September 24, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: David C. McClure
  • Patent number: 6456323
    Abstract: A method for correcting color in a system for creating a panoramic image from a plurality of images taken by a camera. The method comprising the steps of: receiving a color channel from at least a first image and a second image; creating an overlap portion between the first image and second image; and adjusting the color channel for the first image and for the second image in at least the overlap portion between the first image and the second image which is independent of motion estimation. In an alternate embodiment, a system and computer readable medium corresponding to the above method is described.
    Type: Grant
    Filed: December 31, 1999
    Date of Patent: September 24, 2002
    Assignees: STMicroelectronics, Inc., MGI Software Corporation
    Inventors: Massimo Mancuso, Emmanuel Lusinchi, Patrick Cheng-san Teo
  • Patent number: RE37876
    Abstract: An apparatus and method for switching between two power supplies, a primary power supply and a secondary power supply. The present invention generates a first reference voltage using the voltage of the primary power supply and the secondary power supply, wherein the primary power supply voltage is variable. The present invention also generates a second reference voltage based on the voltage of the primary power supply. The first and second reference voltages each have a different slope and the crossing point between these two reference voltages indicate that a switch between the primary power supply and the secondary power supply should occur.
    Type: Grant
    Filed: May 5, 2000
    Date of Patent: October 15, 2002
    Assignee: STMicroelectronics, Inc.
    Inventor: Rong Yin