SEMICONDUCTOR STRUCTURE OF A DISPLAY DEVICE AND METHOD FOR FABRICATING THE SAME
A semiconductor structure of a display device and the method for fabricating the same are provided. The semiconductor structure is formed on a substrate having a TFT region and a pixel capacitor region thereon. A TFT, including a gate electrode, a source electrode, a drain electrode, a channel layer, and a gate insulating layer, is formed on the TFT region of the substrate. A pixel capacitor is formed on the pixel capacitor region, wherein the pixel capacitor comprises a bottom electrode formed on a bottom dielectric layer, an interlayer dielectric layer formed on the bottom electrode, a top electrode formed on the interlayer dielectric layer, a contact plug passing through the interlayer dielectric layer and electrically connected to the top and bottom electrodes, a capacitor dielectric layer formed on the top electrode, a transparent electrode formed on the capacitor dielectric layer and electrically connected to the drain electrode.
Latest AU OPTRONICS CORP. Patents:
- Optical sensing circuit, optical sensing circuit array, and method for determining light color by using the same
- Touch device and touch display panel
- Optical sensing circuit and method for determining light color by using the same
- Display device and VCOM signal generation circuit
- Dual-mode capacitive touch display panel
1. Field of the Invention
The invention relates to a display device and method for fabricating the same and more particularly to a pixel capacitor structure of a display device and method for fabricating the same.
2. Description of the Related Art
With increasing resolution of LCDs, it has become important to increase the aperture ratio of each pixel for improved performance. To increase the aperture ratio, the plane area of the storage capacitor must be reduced, and the occupied area of pixel electrodes must be enlarged as much as possible. Nevertheless, for TFT-LCD displays, as resolution increases, requirements for reducing the pixel size and plane area of the storage capacitor result in problems such as flickering, low color contrast and cross-talk.
Accordingly, a new structure capable of increasing storage capacitance without sacrificing the aperture ratio of a pixel, or maintaining the storage capacitance while increasing the aperture ratio of a pixel is desirable.
BRIEF SUMMARY OF THE INVENTIONAn exemplary embodiment a semiconductor structure of a display device comprises: a substrate with a thin film transistor region and a pixel capacitor region; a thin film transistor, a source electrode plug and a drain electrode plug formed on the thin film transistor region of the substrate, wherein the thin film transistor comprises a gate electrode, a source electrode, a drain electrode, a channel, and a gate dielectric layer, and the source electrode plug and the drain electrode plug electrically connected to the source electrode and the drain electrode, respectively; and a pixel capacitor formed on the pixel capacitor region of the substrate, wherein the pixel capacitor comprises a bottom electrode formed on a bottom dielectric layer, an interlayer dielectric layer formed on the substrate and the bottom electrode, a top electrode formed on the interlayer, dielectric layer, wherein the top electrode electrically connects to the bottom electrode, a capacitor dielectric layer formed on the substrate and the top electrode, and a transparent electrode formed on the capacitor dielectric layer over the top electrode and electrically connected to the drain electrode plug.
According to another embodiment of the invention, a pixel capacitor structure comprises: a semiconductor layer formed on a substrate; a bottom dielectric layer formed on the semiconductor layer; a bottom electrode formed on the bottom dielectric layer; an interlayer dielectric layer formed on the bottom electrode; a top electrode formed on the dielectric layer and electrically connected to the bottom electrode via a first plug, wherein the first plug passes through the interlayer dielectric layer; a capacitor dielectric layer formed on the top electrode; a planarization layer formed on the capacitor dielectric layer and an opening exposing the capacitor dielectric layer directly over the top electrode; and a transparent electrode formed on the capacitor dielectric layer directly over the top electrode, wherein the transparent electrode electrically connects to the semiconductor layer via a second plug.
Methods for fabricating a semiconductor structure of a display device are provided. An exemplary embodiment of a method for fabricating the semiconductor structure of the display device comprises: providing a substrate with a thin film transistor region and a pixel capacitor region; forming a first semiconductor layer on the thin film transistor region of the substrate; forming a gate dielectric layer on the substrate; forming a gate electrode on the gate dielectric layer within the thin film transistor region and a bottom electrode on the gate dielectric layer within the pixel capacitor region; performing a heavily doped ion implantation on the first semiconductor layer to form a source electrode and a drain electrode, and performing a light doped ion implantation on the first semiconductor layer to form a light doped region, wherein the undoped first semiconductor layer is defined as a channel region; forming an interlayer dielectric layer on the substrate, forming; first and second contact holes respectively exposing the source electrode and the drain electrode and a third contact hole exposing the bottom electrode; forming a source electrode plug and a drain electrode plug passing through the first and second contact holes to electrically contact the source electrode and the drain electrode, respectively; forming a top electrode electrically contacted to the bottom electrode via the third contact hole; sequentially forming a capacitor dielectric layer and a planarization layer on the substrate; patterning the capacitor dielectric layer and the planarization layer to form a fourth contact hole passing through the capacitor dielectric layer and the planarization layer exposing the drain electrode plug and an opening passing through the planarization layer exposing the capacitor dielectric layer directly over the top electrode; and forming a pixel electrode filled the fourth contact hole and the opening and electrically connected to the drain electrode.
A detailed description is given in the following embodiments with reference to the accompanying drawings.
The invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following description is of the best-contemplated mode of carrying out the invention. This description is made for the purpose of illustrating the general principles of the invention and should not be taken in a limiting sense. The scope of the invention is best determined by reference to the appended claims.
First, referring to
Next, referring to
Further, in another embodiment of the invention, the source electrode 21 and drain electrode 22 can be formed by heavily doped ion implantation with the gate electrode 28 as mask. After performing the heavily doped ion implantation, the gate electrode 28 is etched to be reduced and the first semiconductor layer is subjected to a lightly doped ion implantation with the reduced gate electrode 28 serving as a mask. The gate electrode 28 and the bottom electrode 29 are of the same material and formed by the same process. Suitable materials of the gate electrode 28 and the bottom electrode 29 can be Mo, W, Al, Ti, Cr, and combinations thereof. The gate dielectric layer 27 comprises a dielectric layer, with a material such as silicon oxide, with a thickness between 50 nm˜200 nm, for example 100 mn.
Next, referring to
Next, referring to
Next, referring to
Next, referring to
Next, referring to
Next, referring to
Finally, referring to
Still referring to
It should be noted that the pixel capacitor comprises a pixel electrode, thereby increasing the capacity storage without reducing the area of the display area (pixel electrode area). Further, the first capacitor electrode and the second capacitor electrode comprise two capacitors in different locations. Therefore, the capacity storage can be increased and the aperture rate of the pixel electrode can be kept. Moreover, a heavily doped semiconductor layer can be simultaneously formed to increase capacity storage of the capacitor when forming the source electrode and drain electrode by heavily doped ion implantation.
According to another embodiment of the invention, referring to
While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1. A method for fabricating a semiconductor structure of a display device, comprising:
- providing a substrate with a thin film transistor region and a pixel capacitor region;
- forming a first semiconductor layer on the thin film transistor region of the substrate;
- forming a gate dielectric layer on the substrate;
- forming a gate electrode on the gate dielectric layer within the thin film transistor region and a bottom electrode on the gate dielectric layer within the pixel capacitor region;
- performing a heavily doped ion implantation on the first semiconductor layer to form a source electrode and a drain electrode, wherein the undoped first semiconductor layer defines as a channel region;
- forming an interlayer dielectric layer on the substrate;
- forming first and second contact holes respectively exposing the source electrode and the drain electrode and a third contact hole exposing the bottom electrode;
- forming a source electrode plug and a drain electrode plug passing through the first and second contact holes to electrically contact to the source electrode and the drain electrode, respectively;
- forming a top electrode electrically contacted to the bottom electrode via the third contact hole;
- sequentially forming a capacitor dielectric layer and a planarization layer on the substrate;
- patterning the capacitor dielectric layer and the planarization layer to form a fourth contact hole passing through the capacitor dielectric layer and the planarization layer exposing the drain electrode plug and an opening passing through the planarization layer exposing the capacitor dielectric layer directly over the top electrode; and
- forming a pixel electrode filled in the fourth contact hole and the opening and electrically connected to t he drain electrode.
2. The method as claimed in claim 1, wherein the top electrode and bottom electrode comprises a first capacitor electrode.
3. The method as claimed in claim 1, wherein the steps for forming the first semiconductor layer on the thin film transistor region of the substrate further comprises:
- simultaneously forming a second semiconductor layer on the pixel capacitor region of the substrate.
4. The method as claimed in claim 3, wherein the second semiconductor layer and the pixel electrode comprises a second capacitor electrode.
5. The method as claimed in claim 3. after forming a second semiconductor layer further comprising:
- performing a heavily doped ion implantation on the second semiconductor layer.
6. The method as claimed in claim 3, wherein the first semiconductor layer electrically connects to the second semiconductor layer.
7. The method as claimed in claim 3, wherein the first and second semiconductor layers are of the same material and formed by the same process.
8. The method as claimed in claim 3, wherein the first and second semiconductor layers are simultaneously subjected to heavily doped ion implantation.
9. The method as claimed in claim 1, further comprising:
- performing a lightly doped ion implantation on the first semiconductor layer to form a lightly doped region.
10. The method as claimed in claim 9, wherein the first semiconductor layer is subjected to the heavily doped ion implantation and the lightly doped ion implantation with the gate electrode serving as a mask.
11. The method as claimed in claim 1, wherein the fourth contact hole and the opening are formed simultaneously by one photolithography step.
12. The method as claimed in claim 1, wherein the photolithography step for forming the fourth contact hole and the opening employs a halftone mask or Gray-tone mask.
13. The method as claimed in claim 1, wherein the gate electrode and the bottom electrode are of the same material and formed by the same process.
14. The method as claimed in claim 1, wherein the source electrode plug, drain electrode plug, and the top electrode are of the same material and formed by the same process.
15. A semiconductor structure of display device, comprising:
- a substrate with a thin film transistor region and a pixel capacitor region;
- a thin film transistor, a source electrode plug and a drain electrode plug formed on the thin film transistor region of the substrate, wherein the thin film transistor comprises a gate electrode, a source electrode, a drain electrode, a channel, and a gate dielectric layer, and the source electrode plug and the drain electrode plug electrically connected to the source electrode and the drain electrode, respectively;
- a pixel capacitor is formed on the pixel capacitor region of the substrate, wherein the pixel capacitor comprises:
- a bottom electrode formed on a bottom dielectric layer;
- an interlayer dielectric layer formed on the substrate and the bottom electrode;
- a top electrode formed on the interlayer dielectric layer, wherein the top electrode electrically connected to the bottom electrode;
- a capacitor dielectric layer is formed on the substrate and the top electrode; and
- a transparent electrode formed on the capacitor dielectric layer over the top electrode and electrically connected to the drain electrode plug.
16. The semiconductor structure of display device as claimed in claim 15, further comprising a semiconductor layer on the substrate, directly under the bottom electrode.
17. The semiconductor structure of display device as claimed in claim 16, wherein the semiconductor layer is electrically connected to the drain electrode.
18. The semiconductor structure of display device as claimed in claim 16, wherein the semiconductor layer comprises a heavily doped semiconductor layer.
19. The semiconductor structure of display device as claimed in claim 15, wherein the dielectric layer comprises oxide-containing silicon, nitride-containing silicon, and a combination thereof.
20. The semiconductor structure of display device as claimed in claim 15, wherein the transparent electrode comprises ITO, IZO, AZO, ZnO, GaN, GaInN, CdS, ZnS, CdSe, or ZnSe.
21. The semiconductor structure of display device as claimed in claim 15, wherein the top electrode and the bottom electrode comprises Mo, W, Al, Ti, Cr, and combinations thereof.
22. The semiconductor structure of display device as claimed in claim 15, wherein the gate electrode and the bottom electrode are of the same material and formed by the same process.
23. The semiconductor structure of display device as claimed in claim 15, wherein the source electrode plug, the drain electrode plug and the top electrode are of the same material and formed by the same process.
24. A pixel structure, comprising:
- a semiconductor layer formed on a substrate;
- a bottom dielectric layer formed on the semiconductor layer;
- a bottom electrode formed on the bottom dielectric layer;
- an interlayer dielectric layer formed on the bottom electrode;
- a top electrode formed on the dielectric layer and electrically connected to the bottom electrode via a first plug, wherein the first plug passes through the interlayer dielectric layer;
- a capacitor dielectric layer formed on the top electrode;
- a planarization layer formed on the capacitor dielectric layer and an opening exposing the capacitor dielectric layer directly over the top electrode; and
- a transparent electrode formed on the capacitor dielectric layer directly over the top electrode, wherein the transparent electrode electrically connects to the semiconductor layer via a second plug.
25. The pixel capacitor structure as claimed in claim 24, wherein the semiconductor layer comprises a heavily doped semiconductor layer.
26. The pixel structure as claimed in claim 24, wherein the dielectric layer comprises oxide-containing silicon, nitride-containing silicon, and a combination thereof.
27. The pixel structure as claimed in claim 24, wherein the capacitor dielectric layer comprises oxide-containing silicon, nitride-containing silicon, and a combination thereof.
28. The pixel structure as claimed in claim 24, wherein the transparent electrode comprises ITO, IZO, AZO, ZnO, GaN, GaInN, CdS, ZnS, CdSe, or ZnSe.
29. The pixel structure as claimed in claim 24, wherein the top electrode and the bottom electrode comprises Mo, W, Al, Ti, Cr, and combinations thereof.
30. The pixel structure as claimed in claim 24, wherein the bottom electrode and top electrode comprises a first capacitor electrode.
31. The pixel structure as claimed in claim 24, wherein the semiconductor layer and the transparent electrode comprises a second capacitor electrode.
Type: Application
Filed: Jan 28, 2008
Publication Date: Oct 23, 2008
Applicant: AU OPTRONICS CORP. (Hsinchu)
Inventor: Yu-Cheng Chen (Hsinchu)
Application Number: 12/020,598
International Classification: H01L 29/786 (20060101); H01L 21/336 (20060101); H01L 29/92 (20060101);