Trench-Gate Field Effect Transistors and Methods of Forming the Same
A field effect transistor includes a body region of a first conductivity type over a semiconductor region of a second conductivity type. A gate trench extends through the body region and terminates within the semiconductor region. At least one conductive shield electrode is disposed in the gate trench. A gate electrode is disposed in the gate trench over but insulated from the at least one conductive shield electrode. A shield dielectric layer insulates the at lease one conductive shield electrode from the semiconductor region. A gate dielectric layer insulates the gate electrode from the body region. The shield dielectric layer is formed such that it flares out and extends directly under the body region.
This application is a continuation of U.S. application Ser. No. 11/441,386, filed May 24, 2006, which claims the benefit of U.S. Provisional Application No. 60/685,727, filed on May 26, 2005. These disclosures are incorporated herein by reference in their entirety for all purposes.
The commonly assigned U.S. application Ser. No. 11/026,276, filed Dec. 29, 2004 is incorporated herein by reference in its entirety for all purposes.
BACKGROUND OF THE INVENTIONThe present invention relates to semiconductor power devices, and more particularly to improved trench-gate power devices and methods of manufacturing the same.
Thus, there is a need for cost effective structures and methods for forming trench-gate FETs, monolithically integrated diode and MOSFET structures, and termination structures which eliminate or minimize the drawbacks associated with prior art techniques, thus allowing substantial improvements in the physical and performance characteristics of trench-gate FETs.
BRIEF SUMMARY OF THE INVENTIONA field effect transistor includes a body region of a first conductivity type over a semiconductor region of a second conductivity type. A gate trench extends through the body region and terminates within the semiconductor region. At least one conductive shield electrode is disposed in the gate trench. A gate electrode is disposed in the gate trench over but insulated from the at least one conductive shield electrode. A shield dielectric layer insulates the at lease one conductive shield electrode from the semiconductor region. A gate dielectric layer insulates the gate electrode from the body region. The shield dielectric layer is formed such that it flares out and extends directly under the body region.
In one embodiment, the semiconductor region comprises includes a substrate region and a drift region over the substrate region. The body region extends over the drift region, and has a lower doping concentration than the substrate region. The gate trench extends through the drift region and terminates within the substrate region.
In accordance with another embodiment of the invention, a field effect transistor is formed as follows. An upper trench portion extending to a first depth within a semiconductor region is formed. The sidewalls of the upper trench portion are lined with a protective layer of material such that the semiconductor region along at least a portion of the bottom wall of the upper trench portion remains exposed. A lower trench portion is formed extending through the exposed bottom wall of the upper trench portion while with the protective layer of material protects the sidewalls of the upper trench portion. The upper trench portion has a larger width than a width of the lower trench portion.
In one embodiment, a shield dielectric layer is formed along the sidewalls and bottom wall of the lower trench portion. The protective layer of material is removed. A second insulating layer is formed along the sidewalls of the upper trench portion, the first insulating layer having a greater thickness than the second insulating layer.
In another embodiment, the first insulating layer is formed by local oxidation of silicon (LOCOS).
In another embodiment, a conductive shield electrode is formed in the lower trench portion. An interpoly dielectric is formed over the conductive shield electrode, and a gate electrode is formed over the interpoly dielectric.
In accordance with another embodiment of the invention, a field effect transistor includes a body region of a first conductivity type in a semiconductor region of a second conductivity type. A gate trench extends through the body region and terminating within the semiconductor region. A source region of the second conductivity type is in the body region adjacent the gate trench such that the source region and an interface between the body region and the semiconductor region define a channel region extending along the gate trench sidewall. A channel enhancement region of the second conductivity type is adjacent the gate trench. The channel enhancement region partially extends into a lower portion of the channel region to thereby reduce a resistance of the channel region.
In one embodiment, a gate electrode is disposed in the gate trench, and the channel enhancement region overlaps the gate electrode along the trench gate sidewall.
In another embodiment, at least one conductive shield electrode is disposed in the gate trench. A gate electrode is disposed in the gate trench over but insulated from the at least one conductive shield electrode. A shield dielectric layer insulates the at lease one conductive shield electrode from the semiconductor region. A gate dielectric layer insulates the gate electrode from the body region.
In accordance with another embodiment of the invention, a field effect transistor is formed as follows. A trench is formed in a semiconductor region. A shield electrode is formed in the trench. An angled sidewall implant of impurities of the first conductivity type is performed to form a channel enhancement region adjacent the trench. A body region of a second conductivity type is formed in the semiconductor region. A source region of the first conductivity type is formed in the body region such that the source region and an interface between the body region and the semiconductor region defining a channel region extending along the gate trench sidewall. The channel enhancement region partially extends into a lower portion of the channel region to thereby reduce a resistance of the channel region.
In one embodiment, a gate electrode is formed over but insulated from the shield electrode.
In another embodiment, the channel enhancement region is self-aligned to the shield electrode.
In accordance with another embodiment of the invention, a field effect transistor includes a gate trench extending into a semiconductor region. The gate trench has a recessed gate electrode disposed therein. A source region in the semiconductor region flanks each side of the gate trench. A conductive material fills an upper portion of the gate trench so as to make electrical contact with the source regions along at least one sidewall of each of the source regions, the conductive material being insulated from the recessed gate electrode.
In accordance with another embodiment of the invention, a field effect transistor is formed as follows. A trench is formed in a semiconductor region. A recessed gate electrode is formed in the trench. A two-pass angled implant of impurities is performed to form source regions on each side of the trench. A dielectric layer is formed over the recessed gate electrode. The trench is filled with a conductive material such that the conductive material is in electrical contact with the source regions.
In one embodiment, the conductive material comprises doped polysilicon.
A better understanding of the nature and advantages of the present invention can be gained from the following detailed description and the accompanying drawings.
The process sequence represented by the cross-section views in
In
In
In
In
In
Various cell structures, their corresponding process modules, and the manner in which these process modules can be integrated with the process flow depicted by
The process steps corresponding to
The process module corresponding to
The process steps corresponding to
The various embodiments of the invention described herein, may be combined with one or more of the embodiments (in particular the shielded gate trench structures and processes) described in the above-referenced commonly assigned U.S. patent application Ser. No. 11/026,276 to obtain power devices with superior characteristics.
While the above provides a detailed description of various embodiments of the invention, many alternatives, modifications, and equivalents are possible. For example, the above process sequences and process modules are described in the context of the dual gate (shielded gate) trench structure, however the advantageous features of the various embodiments disclosed herein may also be implemented in the context of the traditional trench-gate FETs such as that shown in
Claims
1-17. (canceled)
18. A dual-gate trench field effect transistor comprising:
- an active region and a termination region, the active region including gate trenches extending into a semiconductor region, and the termination region including a termination trench extending into the semiconductor region, the gate trenches including an outer-most gate trench laterally spaced from the termination trench;
- a shield dielectric layer lining lower sidewalls of each gate trench as well as lower and upper sidewalls of the termination trench;
- a shield electrode disposed in each gate trench and in the termination trench, the shield electrode in each gate trench extending in a lower portion of the gate trench, and the shield electrode in the termination trench extending through upper and a lower portions of the termination trench;
- a gate dielectric layer lining upper sidewalls of each gate trench;
- a gate electrode disposed in each gate trench but not in the termination trench, each gate electrode being insulted from an underlying shield electrode by a laterally-extending dielectric layer; and
- a body region extending between and abutting sidewalls of: (i) every two adjacent gate trenches, and (ii) the outer-most gate trench and the termination trench, each of the body regions extending between two adjacent gate trenches including source regions adjacent corresponding gate trench sidewalls, and the body region extending between the outer-most gate trench and the termination trench including a source region adjacent a sidewall of the outer-most gate trench, wherein the body region and source regions are of opposite conductivity type.
19. The dual-gate trench field effect transistor of claim 18 wherein the gate trenches and the termination trench have substantially the same depth and width.
20. The dual-gate trench field effect transistor of claim 18 wherein the shield dielectric layer is thicker than the gate dielectric layer.
21. The field effect transistor of claim 18 wherein the semiconductor region comprises:
- a substrate region; and
- a drift region over the substrate region, the body regions extending over the drift region, the drift region having a lower doping concentration than the substrate region
22. The dual-gate trench field effect transistor of claim 21 wherein the gate trenches and the termination trench extend into and terminate within the substrate.
23. The dual-gate trench field effect transistor of claim 18 wherein each body region extending every two adjacent gate trench and the body region extending between the outer-most gate trench and the termination trench includes a heavy body region that has a higher doping concentration than the body regions.
24. The dual-gate trench field effect transistor of claim 23 further comprising a source interconnect electrically contacting the source regions and the body regions.
25. The dual-gate trench field effect transistor of claim 18 wherein no body regions abut an outer sidewall of the termination trench.
26. The dual-gate trench field effect transistor of claim 18 wherein each gate electrode is recessed in corresponding gate trench, and the shield electrode in the termination trench is not recessed in the termination trench.
27. A dual-gate trench field effect transistor comprising:
- an active region and a termination region, the active region including gate trenches extending into a semiconductor region, and the termination region including a termination trench extending into the semiconductor region, the gate trenches including an outer-most gate trench laterally spaced from the termination trench, wherein the gate trenches and the termination trench have substantially the same depth and width;
- a shield dielectric layer lining lower sidewalls of each gate trench as well as lower and upper sidewalls of the termination trench;
- a shield electrode disposed in each gate trench and in the termination trench, the shield electrode in each gate trench extending in a lower portion of the gate trench, and the shield electrode in the termination trench extending through upper and a lower portions of the termination trench;
- a gate dielectric layer lining upper sidewalls of each gate trench, wherein the shield dielectric layer is thicker than the gate dielectric layer;
- a gate electrode disposed in each gate trench but not in the termination trench, each gate electrode being insulted from an underlying shield electrode by a laterally-extending dielectric layer; and
- a body region extending between and abutting sidewalls of: (i) every two adjacent gate trenches, and (ii) the outer-most gate trench and the termination trench, each of the body regions extending between two adjacent gate trenches including source regions adjacent corresponding gate trench sidewalls, and the body region extending between the outer-most gate trench and the termination trench including a source region adjacent a sidewall of the outer-most gate trench, wherein the body region and source regions are of opposite conductivity type.
28. The field effect transistor of claim 27 wherein the semiconductor region comprises:
- a substrate region; and
- a drift region over the substrate region, the body regions extending over the drift region, the drift region having a lower doping concentration than the substrate region
29. The dual-gate trench field effect transistor of claim 28 wherein the gate trenches and the termination trench extend into and terminate within the substrate.
30. The dual-gate trench field effect transistor of claim 27 wherein each body region extending between every two adjacent gate trenches and the body region extending between the outer-most gate trench and the termination trench include a heavy body region that has a higher doping concentration than the body regions.
31. The dual-gate trench field effect transistor of claim 27 further comprising a source interconnect electrically contacting the source regions and the body regions.
32. The dual-gate trench field effect transistor of claim 27 wherein no body regions abut an outer sidewall of the termination trench.
33. The dual-gate trench field effect transistor of claim 27 wherein each gate electrode is recessed in corresponding gate trench, and the shield electrode in the termination trench is not recessed in the termination trench.
Type: Application
Filed: Mar 16, 2009
Publication Date: Sep 17, 2009
Inventors: Hamza Yilmaz (Saratoga, CA), Daniel Calafut (San Jose, CA), Christopher Boguslaw Kocon (Mountaintop, PA), Steven P. Sapp (Santa Cruz, CA), Dean E. Probst (West Jordan, UT), Nathan L. Kraft (Pottsville, PA), Thomas E. Grebs (Mountaintop, PA), Rodney S. Ridley (Scarborough, ME), Gary M. Dolny (Mountaintop, PA), Bruce D. Marchant (Murray, UT), Joseph A. Yedinak (Mountaintop, PA)
Application Number: 12/404,909
International Classification: H01L 29/772 (20060101);