MIM CAPACITOR IN FINFET STRUCTURE
A method of forming a FinFET structure having a metal-insulator-metal capacitor. Silicon fins are formed on a semiconductor substrate followed by formation of the metal-insulator-metal capacitor on the silicon fins by depositing sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride. A polysilicon layer is deposited over the metal-insulator-metal capacitor followed by etching back the polysilicon layer and the metal-insulator-metal capacitor layers from ends of the silicon fins so that the first and second ends of the silicon fins protrude from the polysilicon layer. A spacer may be formed on surfaces facing the ends of the silicon fins followed by the formation of epitaxial silicon over the ends of the silicon fins. Also disclosed is a FinFET structure having a metal-insulator-metal capacitor.
Latest IBM Patents:
The present invention relates to FinFET structures and, more particularly, relates to a metal-insulator-metal capacitor fabrication process in a FinFET structure.
Semiconductor circuits typically include both active semiconductor devices, such as but not limited to transistors and diodes, as well as passive devices, such as but not limited to resistors and capacitors. As semiconductor technology has advanced over several decades, both the active semiconductor devices and the passive devices have conventionally been scaled to increasingly smaller dimensions to reduce costs.
Capacitors are one of the fundamental components in today's electronic devices and operate by storing a charge. For example, capacitors are often used in dynamic random access memory (DRAM) and other similar devices.
FinFET devices and FinFET structures are nonplanar devices and structures typically built on a semiconductor on insulator (SOI) substrate. The FinFET devices may comprise a vertical semiconductor fin, rather than a planar semiconductor surface, having a single or double gate wrapped around the fin. In an effort to provide for continued scaling of semiconductor structures to continuously smaller dimensions while maintaining or enhancing semiconductor device performance, the design and fabrication of semiconductor fin devices and semiconductor fin structures has evolved within the semiconductor fabrication art.
BRIEF SUMMARYThe various advantages and purposes of the exemplary embodiments as described above and hereafter are achieved by providing, according to a first aspect of the exemplary embodiments, a method of forming a FinFET structure which includes forming silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; depositing sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins; depositing a polysilicon layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate; selectively etching the polysilicon layer and the sequential layers of first layer of titanium nitride, dielectric layer and second layer of titanium nitride from a first end and a second end of the silicon fins so that the first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins; forming a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; forming epitaxial silicon over the first and second ends of the silicon fins to form sources and drains, wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
According to a second aspect of the exemplary embodiments there is provided a method of forming a FinFET structure having a metal-insulator-metal capacitor which includes forming silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; forming a metal-insulator-metal capacitor on the sides and horizontal surface of the silicon fins by depositing sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride; depositing a polysilicon layer over the metal-insulator-metal capacitor and over the semiconductor substrate; selectively etching the polysilicon layer and the metal-insulator-metal capacitor from a first end and a second end of the silicon fins so that the first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins; forming a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; and forming epitaxial silicon over the first and second ends of the silicon fins to form sources and drains,.
According to a third aspect of the exemplary embodiments, there is provided a FinFET structure which includes silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface; sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins; a polysilicon gate layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate such that first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins; a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; epitaxial silicon over the first and second ends of the silicon fins to form sources and drains, wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
The features of the exemplary embodiments believed to be novel and the elements characteristic of the exemplary embodiments are set forth with particularity in the appended claims. The Figures are for illustration purposes only and are not drawn to scale. The exemplary embodiments, both as to organization and method of operation, may best be understood by reference to the detailed description which follows taken in conjunction with the accompanying drawings in which:
Referring to the Figures in more detail, and particularly referring to
In
Referring now to
Referring now to
Thereafter, a conformal layer of nitride 116 is deposited over the stripes of amorphous silicon 112, as shown in
The conformal layer of nitride 116 is conventionally etched to form sidewall spacers 118, as shown in
Using the spacers 118 as a mask, the substrate is etched to form fins 120 and stripes of oxide 122 on the fins 120 as shown in
Referring now to
In the description of
Referring now to
A metal-insulator-metal (MIM) capacitor now may be fabricated upon the silicon fins 206.
Referring now to
As shown in
Highly doped silicon for the silicon fins 206 and highly doped polysilicon for the polysilicon gate layer 214 are preferred to achieve adequate frequency response and to minimize capacitor resistance.
In a next step, as shown in
In a next process, a spacer is formed on each surface 216 (shown best in
In a next process as shown in
Further semiconductor processing may now take place to finish the FinFET structures 200.
The combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer. The present exemplary embodiments are advantageous in that the MIM capacitor has greater capacitance than a planar capacitor over the same planar area.
It will be apparent to those skilled in the art having regard to this disclosure that other modifications of the exemplary embodiments beyond those embodiments specifically described here may be made without departing from the spirit of the invention. Accordingly, such modifications are considered within the scope of the invention as limited solely by the appended claims.
Claims
1. A method of forming a FinFET structure comprising:
- forming silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface;
- depositing sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride on the sides and horizontal surface of the silicon fins;
- depositing a polysilicon layer over the second layer of titanium nitride on the silicon fins and over the semiconductor substrate;
- selectively etching the polysilicon layer and the sequential layers of first layer of titanium nitride, dielectric layer and second layer of titanium nitride from a first end and a second end of the silicon fins so that the first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins;
- forming a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers;
- forming epitaxial silicon over the first and second ends of the silicon fins to form sources and drains,
- wherein the combination of the first layer of titanium nitride, dielectric layer and second layer of titanium nitride forms a metal-insulator-metal capacitor situated between each silicon fin and the polysilicon layer.
2. The method of claim 1 wherein the dielectric layer comprises a material that is a high dielectric constant material.
3. The method of claim 1 further comprising forming epitaxial silicon between the silicon fins and in contact with the epitaxial silicon over the first and second ends of the silicon fins to form merged sources and drains that connect adjacent sources and drains, respectively.
4. The method of claim 1 further comprising doping the silicon fins and polysilicon layer.
5. The method of claim 4 wherein the doped fins and doped polysilicon are highly doped to a dopant level of 5×1020 to 1×1021 atoms/cm3.
6. The method of claim 1 wherein the first and second layers of titanium nitride have a thickness of 5 to 10 nanometers (nm.) and the dielectric layer has a thickness of 2 to 5 nm.
7. A method of forming a FinFET structure having a metal-insulator-metal capacitor comprising:
- forming silicon fins on a semiconductor substrate, each silicon fin having two sides and a horizontal surface;
- forming a metal-insulator-metal capacitor on the sides and horizontal surface of the silicon fins by depositing sequential layers of a first layer of titanium nitride, a dielectric layer and a second layer of titanium nitride;
- depositing a polysilicon layer over the metal-insulator-metal capacitor and over the semiconductor substrate;
- selectively etching the polysilicon layer and the metal-insulator-metal capacitor from a first end and a second end of the silicon fins so that the first and second ends of the silicon fins protrude from the polysilicon layer, the polysilicon layer having a surface that faces each of the first and second ends of the silicon fins;
- forming a spacer over each of the two surfaces and a portion of the first and second ends of the silicon fins such that the first and second ends of the silicon fins protrude from the spacers; and
- forming epitaxial silicon over the first and second ends of the silicon fins to form sources and drains,.
8. The method of claim 7 wherein the dielectric layer comprises a material that is a high dielectric constant material.
9. The method of claim 7 further comprising forming epitaxial silicon between the silicon fins and in contact with the epitaxial silicon over the first and second ends of the silicon fins to form merged sources and drains that connect adjacent sources and drains, respectively.
10. The method of claim 7 further comprising doping the silicon fins and polysilicon layer.
11. The method of claim 10 wherein the doped fins and doped polysilicon are highly doped to a dopant level of 5×1020 to 1×1021 atoms/cm3.
12. The method of claim 7 wherein the first and second layers of titanium nitride have a thickness of 5 to 10 nanometers (nm.) and the dielectric layer has a thickness of 2 to 5 nm.
13.-18. (canceled)
Type: Application
Filed: Feb 15, 2013
Publication Date: Aug 21, 2014
Applicant: International Business Machines Corporation (Armonk, NY)
Inventors: Veeraraghavan S. Basker (Schenectady, NY), Effendi Leobandung (Wappingers Falls, NY), Tenko Yamashita (Schenectady, NY), Chun-Chen Yeh (Clifton Park, NY)
Application Number: 13/768,248
International Classification: H01L 29/78 (20060101); H01L 29/66 (20060101);