Thin film transistor substrate
A TFT substrate includes a gate electrode and gate pad on a transparent substrate, an insulating layer on the gate electrode and exposing a portion of the gate pad, a semiconductor film on the insulating layer and the gate electrode, an impurity doped semiconductor film on the semiconductor film, the impurity doped semiconductor film contacting a top surface of the semiconductor film over the gate electrode, source and drain electrodes and a data line on a portion of the impurity doped semiconductor film, a protection film on the source and drain electrodes and the insulating layer in a gate pad area, the protection film having a contact hole over the drain electrode exposing a top surface of the gate pad, a first pixel electrode electrically connected to the drain electrode on the protection film, and a second pixel electrode directly connected to the exposed top surface of the gate pad.
Latest Samsung Electronics Patents:
This is a divisional application of application Ser. No. 09/391,454, filed Sep. 8, 1999 now U.S. Pat. No. 6,339,230 which is a continuation application of application Ser. No. 08/754,644, filed Nov. 21, 1996 now U.S. Pat. No. 6,008,065, which is incorporated herein by reference in its entirety.
BACKGROUND OF THE INVENTIONThe present invention relates to a method for manufacturing a liquid crystal display. More particularly, present invention relates to an improved method for manufacturing a thin film transistor-liquid crystal display which reduces the number of photolithography processes that must be performed.
A thin film transistor LCD (“TFT-LCD”), which uses the thin film transistor as the active device, has various advantages over other LCDs. These advantages include low power consumption, low drive voltage, a thinness, and lightness of weight, among others.
Since the thin film transistor (“TFT”) is significantly thinner than a conventional transistor, the process of manufacturing a TFT is complicated, resulting in low productivity and high manufacturing costs. In particular, since a mask is used in every step for manufacturing a TFT, at least seven masks are required. Therefore, various methods for increasing productivity of the TFT and lowering the manufacturing costs have been studied. In particular, a method for reducing the number of the masks used during the manufacturing process has been widely researched.
In the drawings, reference characters “A” and “B” denote a TFT area and a pad area, respectively. Referring to
As shown in
Referring to
As shown in
Referring to
Subsequently, pixel electrodes 18 and 18a are formed by depositing indium tin oxide (“ITO”), a transparent conductive material, over the entire surface of the substrate, including the contact hole, and performing a seventh photolithography process on the resultant ITO film. As a result of this seventh lithography, the drain electrode 14b and the pixel electrode 18 are connected in the TFT area, and the pad electrode 14c and the pixel electrode 18a are connected in the pad area.
According to the conventional method for manufacturing the LCD, pure aluminum (“Al”) is used as the gate electrode material to lower the resistance of a gate line. An anodizing process is therefore required to prevent a hillock caused by the Al. This additional anodizing step complicates the manufacturing process, reduces productivity, and increases manufacturing costs.
SUMMARY OF THE INVENTIONIt is an object of the present invention to provide an improved method for manufacturing a liquid crystal display in which manufacturing costs are reduced and productivity increased by reducing the number of photolithography processes performed.
It is another object of the present invention to provide a method for manufacturing a liquid crystal display by which it is possible to prevent the deterioration of device characteristics by preventing the generation of an undercut in a gate electrode.
To achieve the above objects, there is provided an improved method for manufacturing a liquid crystal display according to the present invention, comprising the steps of forming a gate electrode and a gate pad by a first photolithography process by sequentially depositing a first metal film and a second metal film over a substrate of a TFT area and a pad area, respectively; forming an insulating film over the entire surface of the substrate on which the gate electrode and the gate pad are formed; forming a semiconductor film pattern over the insulating film of the TFT area using a second photolithography process; forming a source electrode and a drain electrode in the TFT area using a third photolithography process, the source electrode and the drain electrode comprising a third metal film; forming a protection film pattern over the substrate on which the source electrode and the drain electrode are formed using a fourth photolithography process, the protection film pattern exposing a portion of the drain electrode and a portion of the gate pad; and forming a pixel electrode over the substrate on which the protection film pattern is formed using a fifth photolithography process, the pixel electrode being connected to the drain electrode and the gate pad.
The first metal film preferably comprises one of aluminum or an aluminum alloy and the second metal film comprises a refractory metal. More specifically, the second metal film preferably comprises a metal selected from the group consisting of Cr, Ta, Mo, and Ti.
The step of forming the gate electrode includes the steps of forming the first metal film and the second metal film over a substrate in the described order; forming a photoresist pattern over a portion of the second metal film; etching the second metal film using the photoresist pattern as a mask; reflowing the photoresist pattern; etching the first metal film using the reflowed photoresist pattern as a mask; and removing the reflowed photoresist pattern. The step of reflowing the photoresist pattern may be performed in multiple steps.
The step of forming the gate electrode preferably includes the steps of forming the first metal film and the second metal film on the substrate in the described order; forming a photoresist pattern on a portion of the second metal film; etching the second metal film by etching using the photoresist pattern as a mask; and etching the first metal film. The etching of the second metal film may be either a wet or dry etch and a step of baking the photoresist pattern may be included after the step of etching the second metal film.
The step of forming the gate electrode preferably includes the steps of forming the first metal film and the second metal film on a substrate; forming a photoresist pattern on a portion of the second metal film; etching the second metal film using the photoresist pattern as a mask; etching the first metal film using the patterned second metal film; and re-etching the patterned second metal film. A step of baking the photoresist pattern may be included prior to the step of etching the first metal film after the step of etching the second metal film.
According to the present invention, it is possible to prevent a battery effect and a hillock caused by directly contact of Al to the ITO by forming the gate electrode in a double structure of Al or an Al alloy and a refractory metal film. Also, it is possible to omit the anodizing process and to simultaneously etch the insulating layer and the protection film due to a capping film, thus reducing the number of the photolithography processes. Also, since it is possible to form the first metal film larger than or identical to the second metal film, an undercut is not generated in the gate electrode. Therefore, it is possible to prevent the deterioration of insulation characteristics due to poor step coverage during deposition of the insulating film after forming the gate electrode.
The above objects and advantages of the present invention will become more apparent by describing in detail a preferred embodiment thereof with reference to the attached drawings in which:
Referring to
The first metal film 22 is preferably formed of Al or an Al-alloy such as Al—Nd or Al—Ta. It is possible to lower the resistance of the gate line and to prevent generation of a hillock when the gate electrode is formed of the Al alloy. The second metal film 24 is preferably formed of one refractory metal selected from the group consisting of Cr, Ta, Mo, and Ti. The second metal film acts as a capping film to prevent the Al alloy from contacting the ITO film to be formed in a subsequent process. Because a capping film is formed on the Al or Al-alloy, a high temperature oxidation process and a photolithography process for forming an oxidized film are not required. Also, since the second metal film 24 does not include Al, no battery effect is generated, even though the second metal film 24 directly contacts the ITO film formed in a subsequent process.
The method for forming a liquid crystal display according to a first embodiment of the present invention prevents the occurrence of a battery effect and prevents the formation of an Al hillock caused by contact of Al to the ITO. This method achieves these goals by forming a gate electrode using Al or an Al-alloy and by forming the capping film on the gate electrode using a refractory metal. The method of the first preferred embodiment also makes it possible to reduce the number of photolithography processes by omitting the anodizing process and simultaneously forming the contact on the insulating film and the protection film.
The first metal film 22 and the second metal film 24 which comprise the gate electrode in the first embodiment of the present invention are etched using only one mask. As a result of this use of a single mask, an undercut may be generated in the gate electrode as shown in FIG. 12. As a result, step coverage becomes poor in a subsequent insulating film depositing process, thus creating a risk of deteriorating insulation characteristics. In the second through fourth embodiments of the present invention, a method for preventing the generation of the undercut in the gate electrode is provided.
If the second metal film 54 is wet etched in this step, an undercut may be generated to narrow the width of the first metal film 52. In this case, if the photoresist pattern is not removed, baking may be performed on the photoresist pattern to prevent lifting of the photoresist pattern.
According to the above-mentioned preferred methods for manufacturing the liquid crystal display according to the present invention, the gate electrode is formed in a two-layered-structure of Al or Al-alloy and a refractory metal. Therefore, it is possible to prevent a battery effect caused by directly contacting the Al to the ITO and it is also possible to prevent the generation of a hillock of the Al due to the stress relaxation of the refractory metal. It is also possible to reduce the number of photolithography processes by omitting the anodizing process and simultaneously etching the insulating film and the protection film.
Since it is possible to form the Al film or Al-alloy film formed on the lower area to be identical in size or larger than the refractory metal formed on the upper portion, an undercut is not generated in the gate electrode. Therefore, it is possible to prevent the deterioration of insulation characteristics caused by poor step coverage.
The present invention is not limited to the above-described embodiments. Various changes and modifications may be effected by one having an ordinary skill in the art and remain within the scope of the invention, as defined by the appended claims.
Claims
1. A TFT substrate, comprising:
- a gate electrode, a gate pad and a gate line formed on a transparent substrate and comprising a first wire pattern containing Al formed over the transparent substrate, and a second wire pattern containing a refractory metal formed over the first wire pattern;
- an insulating layer pattern formed over the gate electrode and exposing a portion of the second wire pattern of the gate pad containing the refractory metal;
- a semiconductor film pattern formed over the insulating layer pattern and over the gate electrode;
- an impurity doped semiconductor film pattern formed on the semiconductor film pattern, wherein entire bottom surfaces of the impurity doped semiconductor film pattern contacts contact a top surface of the semiconductor film pattern formed over the gate electrode;
- a source electrode, connected to a data line, and a drain electrode, and a data line formed over a portion portions of the impurity doped semiconductor film pattern;
- a protection film pattern formed over the source electrode and the drain electrode and over the insulating layer pattern in an area of the gate pad, the protection film pattern having a contact hole over the drain electrode and exposing a top surface of the gate pad;
- a first pixel electrode pattern electrically connected to the drain electrode on the protection film pattern; and
- a second pixel electrode pattern directly connected to the exposed top surface of the second wire pattern of the gate pad containing the refractory metal,
- wherein the semiconductor film pattern includes a portion disposed between the source electrode and the drain electrode, and wherein a portion of the protection film pattern directly contacts a top surface of the portion of the semiconductor film pattern disposed between the source electrode and the drain electrode, and
- wherein an interior angle formed between a lateral surface of the first wire pattern containing Al and the transparent substrate is smaller than an interior angle formed between a lateral surface of the second wire pattern containing the refractory metal and the transparent substrate.
2. A TFT substrate as recited in claim 1, wherein the gate electrode, the gate pad and the gate line comprise a metal film pattern and wherein a width of the metal film pattern becomes narrower from the bottom of the metal film pattern.
3. A TFT substrate as recited in claim 1, wherein a portion of the protection film pattern directly contacts the semiconductor film pattern located between the source electrode and the drain electrode.
4. A TFT substrate as recited in claim 1, wherein the insulating layer pattern comprises a nitride film of the formula SiNx.
5. A TFT substrate, comprising:
- a gate electrode, a gate pad and a gate line which form a metal film pattern, wherein a width of the metal film pattern becomes narrower from a bottom of the metal film pattern and the metal film pattern comprises a first wire pattern containing Al, and a second wire pattern containing Mo formed over the first wire pattern;
- an insulating layer pattern formed over the gate electrode and exposing a portion of the second wire pattern of the gate pad containing Mo;
- a semiconductor film pattern formed over the insulating layer pattern and over the gate electrode;
- an impurity doped semiconductor film pattern formed on the semiconductor film pattern, wherein entire bottom surfaces of the impurity doped semiconductor film pattern contacts contact a top surface of the semiconductor film pattern formed over the gate electrode;
- a source electrode, connected to a data line, and a drain electrode, and a data line formed over a portion portions of the impurity doped semiconductor film pattern;
- a protection film pattern formed over the source electrode and the drain electrode and over the insulating layer pattern in an area of the gate pad, the protection film pattern having a contact hole over the drain electrode and exposing a top surface of the gate pad;
- a first pixel electrode pattern electrically connected to the drain electrode on the protection film pattern; and
- a second pixel electrode pattern electrically connected to the exposed area top surface of the second wire pattern of the gate pad containing Mo,
- wherein the second wire pattern containing Mo has a portion that protrudes beyond and overhangs an edge of an upper surface of the first wire pattern containing Al.
6. A TFT substrate as recited in claim 5, wherein a portion of the protection film pattern directly contacts the semiconductor film pattern located disposed between the source electrode and the drain electrode.
7. A TFT substrate as recited in claim 5, wherein the insulating layer pattern comprises a nitride film of the formula SiNx.
8. A TFT substrate, comprising:
- a gate electrode, a gate pad and a gate line formed on a transparent substrate;
- an insulating layer pattern formed over the gate electrode and exposing a portion of the gate pad;
- a semiconductor film pattern formed over the insulating layer pattern and over the gate electrode;
- an impurity doped semiconductor film pattern formed on the semiconductor film pattern, wherein entire bottom surfaces of the impurity doped semiconductor film pattern contact a top surface of the semiconductor film pattern formed over the gate electrode;
- a source electrode connected to a data line, and a drain electrode, which are formed over portions of the impurity doped semiconductor film pattern;
- a protection film pattern formed over the source electrode and the drain electrode and over the insulating layer pattern in an area of the gate pad, the protection film pattern having a contact hole over the drain electrode and exposing a top surface of the gate pad;
- a first pixel electrode pattern electrically connected to the drain electrode on the protection film pattern; and
- a second pixel electrode pattern directly connected to the exposed top surface of the gate pad,
- wherein the gate electrode, the gate pad and the gate line comprise a first metal film pattern formed over the transparent substrate and a second metal film pattern formed over the first metal film pattern and the second pixel electrode pattern is directly connected to the second metal film pattern, and
- wherein an inside angle formed between a lateral surface of the first metal film pattern and the transparent substrate is smaller than an inside angle formed between a lateral surface of the second metal film pattern and the transparent substrate.
9. A TFT substrate as recited in claim 8, wherein the second metal film pattern comprises a metal selected from the group consisting of Cr, Mo, Ta and Ti.
10. A TFT substrate as recited in claim 9, wherein the first metal film pattern comprises Al or an Al-alloy.
11. A TFT substrate as recited in claim 1, wherein the second wire pattern containing the refractory metal has a portion that protrudes beyond and overhangs an edge of an upper surface of the first wire pattern containing Al.
12. A TFT substrate as recited in claim 11, wherein a thickness of the first wire pattern containing Al is 2,000-4000 Å.
13. A TFT substrate as recited in claim 1, wherein the insulating layer pattern comprises a nitride film and the protection film pattern is comprised of an insulating material different from the nitride film of the insulating layer pattern.
14. A TFT substrate as recited in claim 1, wherein the insulating layer pattern comprises a nitride film and a thickness of the protection film pattern is less than a thickness of the insulating layer pattern.
15. A TFT substrate as recited in claim 14, wherein the thickness of the protection film pattern is 1,000-3,000 Å and the thickness of the insulating layer pattern is more than 3000 Å.
16. A TFT substrate as recited in claim 10, wherein a thickness of the second metal film pattern is the same or less than that of the first metal film pattern.
17. A TFT substrate as recited in claim 8, wherein a width of the second metal film is the same or less than that of the upper surface of the first metal film pattern.
18. A TFT substrate as recited in claim 8, wherein the second metal film pattern has a portion that protrudes beyond and overhangs an edge of an upper surface of the first metal film pattern.
19. A TFT substrate as recited in claim 8, wherein the insulating layer pattern comprises a nitride film and the protection film pattern is comprised of an insulating material different from the nitride film of the insulating layer pattern.
20. A TFT substrate as recited in claim 5, wherein an interior angle formed between a lateral surface of the first wire pattern containing Al and the transparent substrate, is smaller than an interior angle formed between a lateral surface of the second wire pattern containing Mo and the transparent substrate.
21. A TFT substrate as recited in claim 20, wherein a thickness of the first wire pattern containing Al is 2,000-4,000 Å.
22. A TFT substrate as recited in claim 21, wherein the insulating layer pattern comprises a nitride film and the protection film pattern is comprised of an insulating material different from the nitride film of the insulating layer pattern.
23. A TFT substrate as recited in claim 20, wherein the insulating layer pattern comprises a nitride film and a thickness of the protection film pattern is less than a thickness of the insulating layer pattern.
24. A TFT substrate as recited in claim 23, wherein the thickness of the protection film pattern is 1,000-3,000 Å and the thickness of the insulating layer pattern is more than 3000 Å.
4778560 | October 18, 1988 | Takeda et al. |
5032531 | July 16, 1991 | Tsutsui et al. |
5054887 | October 8, 1991 | Kato et al. |
5075244 | December 24, 1991 | Sakai et al. |
5153754 | October 6, 1992 | Whetten |
5156986 | October 20, 1992 | Wei et al. |
5162933 | November 10, 1992 | Kakuda et al. |
5334859 | August 2, 1994 | Matsuda |
5374837 | December 20, 1994 | Uno |
5397719 | March 14, 1995 | Kim et al. |
5462886 | October 31, 1995 | Sakai et al. |
5483082 | January 9, 1996 | Takizawa et al. |
5621556 | April 15, 1997 | Fulks et al. |
5726077 | March 10, 1998 | Kawahata et al. |
5738948 | April 14, 1998 | Ikeda et al. |
5811318 | September 22, 1998 | Kweon |
5811835 | September 22, 1998 | Seiki et al. |
6368227 | April 9, 2002 | Olson |
0 301 571 | February 1989 | EP |
0 312 389 | April 1989 | EP |
58-063150 | April 1983 | JP |
61-044468 | March 1986 | JP |
61-193128 | August 1986 | JP |
64-084668 | March 1989 | JP |
01151236 | June 1989 | JP |
03-274029 | December 1991 | JP |
04-020930 | January 1992 | JP |
04-155315 | May 1992 | JP |
04-213427 | August 1992 | JP |
04-326330 | November 1992 | JP |
04-335617 | November 1992 | JP |
05-142570 | June 1993 | JP |
05-165056 | June 1993 | JP |
05-299655 | June 1993 | JP |
05-218025 | August 1993 | JP |
05-323373 | December 1993 | JP |
06-138487 | May 1994 | JP |
06-140296 | May 1994 | JP |
06-188419 | July 1994 | JP |
06-202153 | July 1994 | JP |
06-214255 | August 1994 | JP |
06-232398 | August 1994 | JP |
06-265936 | September 1994 | JP |
07-263700 | October 1995 | JP |
05-165059 | January 2009 | JP |
- S. Wolf & R. Tauber, “Silicon Processing for the VLSI Era” vol. 1, pp. 534-535: 559-565: 452-453.
- K. Fuji “Japanese Hournal of Applied Physics” vol. 31 1992 Pt. 1, No. 12B pp. 4574-4578.
- Patent Abstracts of Japan, vol. 11, No. 19 (P-537) & JP 61 193128 A (Mitsubishi) abstract.
- Patent Abstracts of Japan, vol. 18, No. 194 (P-1722) & JP 06 003698 A (NEC) abstract.
- Patent Abstracts of Japan, vol. 18, No. 381 (P-1797) & JP 06 160906 A (Sanyo) abstract.
Type: Grant
Filed: Dec 8, 2005
Date of Patent: Jun 1, 2010
Assignee: Samsung Electronics Co., Ltd. (Suwon-si, Gyeonggi-do)
Inventors: Jueng-gil Lee (Seongnam), Jung-ho Lee (Suwon), Hyo-rak Nam (Kyungki-do)
Primary Examiner: Thomas L Dickey
Attorney: Volentine & Whitt, PLLC
Application Number: 11/296,847
International Classification: H01L 29/40 (20060101);