Field Effect Device Patents (Class 257/20)
  • Patent number: 9899398
    Abstract: Methods are disclosed herein for fabricating non-volatile memory devices. An exemplary method forms a heterostructure over a substrate. The heterostructure includes at least one semiconductor layer pair having a first semiconductor layer and a second semiconductor layer disposed over the first semiconductor layer, the second semiconductor layer being different than the first semiconductor layer. A gate structure having a dummy gate is formed over a portion of the heterostructure, such that the gate structure separates a source region and a drain region of the heterostructure and a channel region is defined between the source region and the drain region. During a gate replacement process, a nanocrystal floating gate is formed in the channel region from the second semiconductor layer. In some implementations, during the gate replacement process, a nanowire is also formed in the channel region from the first semiconductor layer.
    Type: Grant
    Filed: July 26, 2016
    Date of Patent: February 20, 2018
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Jean-Pierre Colinge, Carlos H. Diaz
  • Patent number: 9876066
    Abstract: In various embodiments, a method for forming a device may be provided. The method may include forming a contact layer at least partially on a substrate. The method may also include forming a device structure adhered to the contact layer. In addition, the method may include depositing a transfer medium such that the device structure is at least partially covered by the transfer medium. The method may further include solidifying the transfer medium. The method may also include separating the contact layer, the device structure and the transfer medium from the substrate. The contact layer may have a greater adhesion to the device structure than to the substrate.
    Type: Grant
    Filed: May 14, 2013
    Date of Patent: January 23, 2018
    Assignee: Nanyang Technological University
    Inventors: Qing Zhang, Pingqi Gao
  • Patent number: 9871117
    Abstract: Vertical transistor devices are described. For example, in one embodiment, a vertical transistor device includes an epitaxial source semiconductor region disposed on a substrate, an epitaxial channel semiconductor region disposed on the source semiconductor region, an epitaxial drain semiconductor region disposed on the channel semiconductor region, and a gate electrode region surrounding sidewalls of the semiconductor channel region. A composition of at least one of the semiconductor regions varies along a longitudinal axis that is perpendicular with respect to a surface of the substrate.
    Type: Grant
    Filed: March 4, 2016
    Date of Patent: January 16, 2018
    Assignee: Intel Corporation
    Inventors: Brian S. Doyle, Uday Shah, Roza Kotlyar, Charles C. Kuo
  • Patent number: 9852782
    Abstract: Embodiments disclosed herein generally relate to a multilayer magnetic device, and specifically to a spin-torque transfer magnetoresistive random access memory (STT-MRAM) device which provides for a reduction in the amount of current required for switching individual bits. As such, a polarizing reference layer consisting of a synthetic antiferromagnet (SAF) structure with an in-plane magnetized ferromagnet film indirectly exchange coupled to a magnetic film with perpendicular magnetic anisotropy (PMA) is disclosed. By tuning the exchange coupling strength and the PMA, the layers of the SAF may both be canted such that either may be used as a tilted polarizer for either an in-plane free layer or a free layer with PMA.
    Type: Grant
    Filed: August 31, 2015
    Date of Patent: December 26, 2017
    Assignee: WESTERN DIGITAL TECHNOLOGIES, INC.
    Inventors: Patrick M. Braganca, John C. Read
  • Patent number: 9847223
    Abstract: A method of fabricating a multi-layer epitaxial buffer layer stack for transistors includes depositing a buffer stack on a substrate. A first voided Group IIIA-N layer is deposited on the substrate, and a first essentially void-free Group IIIA-N layer is then deposited on the first voided Group IIIA-N layer. A first high roughness Group IIIA-N layer is deposited on the first essentially void-free Group IIIA-N layer, and a first essentially smooth Group IIIA-N layer is deposited on the first high roughness Group IIIA-N layer. At least one Group IIIA-N surface layer is then deposited on the first essentially smooth Group IIIA-N layer.
    Type: Grant
    Filed: January 24, 2017
    Date of Patent: December 19, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Qhalid Fareed, Asad Mahmood Haider
  • Patent number: 9653695
    Abstract: A transistor device includes an array of fin structures arranged on a substrate, each of the fin structures being vertically alternating stacks of a first isoelectric point material having a first isoelectric point and a second isoelectric point material having a second isoelectric point that is different than the first isoelectric point; one or more carbon nanotubes (CNTs) suspended between the fin structures and contacting a side surface of the second isoelectric point material in the fin structures; a gate wrapped around the array of CNTs; and source and drain contacts arranged over the fin structures; wherein each of the fin structures have a trapezoid shape or parallel sides that are oriented about 90° with respect to the substrate.
    Type: Grant
    Filed: June 19, 2015
    Date of Patent: May 16, 2017
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Qing Cao, Kangguo Cheng, Zhengwen Li, Fei Liu, Zhen Zhang
  • Patent number: 9614110
    Abstract: Disclosed is a photo detector. The photo detector includes: a conductive substrate; an insulating layer formed on the conductive substrate; a single-layer graphene formed at one part of an upper end of the insulating layer and formed in one layer; a multi-layer graphene formed at the other part of the upper end of the insulating layer and formed in multiple layers; a first electrode formed at an end of the single-layer graphene; and a second electrode formed at an end of the multi-layer graphene.
    Type: Grant
    Filed: March 16, 2016
    Date of Patent: April 4, 2017
    Assignee: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Jin Tae Kim, Choon Gi Choi, Young Jun Yu, Kwang Hyo Chung, Jin Sik Choi, Hong Kyw Choi
  • Patent number: 9590086
    Abstract: A method of fabricating a multi-layer epitaxial buffer layer stack for transistors includes depositing a buffer stack on a substrate. A first voided Group IIIA-N layer is deposited on the substrate, and a first essentially void-free Group IIIA-N layer is then deposited on the first voided Group IIIA-N layer. A first high roughness Group IIIA-N layer is deposited on the first essentially void-free Group IIIA-N layer, and a first essentially smooth Group IIIA-N layer is deposited on the first high roughness Group IIIA-N layer. At least one Group IIIA-N surface layer is then deposited on the first essentially smooth Group IIIA-N layer.
    Type: Grant
    Filed: April 5, 2016
    Date of Patent: March 7, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Qhalid Fareed, Asad Mahmood Haider
  • Patent number: 9502673
    Abstract: A transistor device includes an array of fin structures arranged on a substrate, each of the fin structures being vertically alternating stacks of a first isoelectric point material having a first isoelectric point and a second isoelectric point material having a second isoelectric point that is different than the first isoelectric point; one or more carbon nanotubes (CNTs) suspended between the fin structures and contacting a side surface of the second isoelectric point material in the fin structures; a gate wrapped around the array of CNTs; and source and drain contacts arranged over the fin structures; wherein each of the fin structures have a trapezoid shape or parallel sides that are oriented about 90° with respect to the substrate.
    Type: Grant
    Filed: March 31, 2015
    Date of Patent: November 22, 2016
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Qing Cao, Kangguo Cheng, Zhengwen Li, Fei Liu, Zhen Zhang
  • Patent number: 9438246
    Abstract: A system is provided for multiplexed readout of qubits. The system comprises a plurality of bandpass (BP) filter resonant sections that are each coupled to a different respective point on a read line, wherein each BP filter resonant section is coupleable to a respective qubit through a respective qubit readout resonator. The system further comprises a plurality of tunable couplers, wherein each tunable coupler is coupled between a respective BP filter resonant section and a qubit readout resonator, and a coupling controller that controls the coupling strength of each qubit to the read line by controlling the impedance of each tunable coupler of the plurality of tunable couplers.
    Type: Grant
    Filed: September 4, 2015
    Date of Patent: September 6, 2016
    Assignee: Northrop Grumman Systems Corporation
    Inventor: Ofer Naaman
  • Patent number: 9425258
    Abstract: A semiconductor device and a method of making the same. The device includes a semiconductor substrate having an AlGaN layer on a GaN layer. The device also includes first contact and a second contact. The average thickness of the AlGaN layer varies between the first contact and the second contact, for modulating the density of an electron gas in the GaN layer between the first contact and the second contact.
    Type: Grant
    Filed: May 4, 2015
    Date of Patent: August 23, 2016
    Assignee: NXP B.V.
    Inventors: Markus Mueller, Anco Heringa
  • Patent number: 9397166
    Abstract: Embodiments of the present invention provide transistor structures having strained channel regions. Strain is created through lattice mismatches in the source and drain regions relative to the channel region of the transistor. In embodiments of the invention, the transistor channel regions are comprised of germanium, silicon, a combination of germanium and silicon, or a combination of germanium, silicon, and tin and the source and drain regions are comprised of a doped III-V compound semiconductor material. Embodiments of the invention are useful in a variety of transistor structures, such as, for example, trigate, bigate, and single gate transistors and transistors having a channel region comprised of nanowires or nanoribbons.
    Type: Grant
    Filed: December 20, 2011
    Date of Patent: July 19, 2016
    Assignee: Intel Corporation
    Inventors: Van H. Le, Harold W. Kennel, Willy Rachmady, Ravi Pillarisetty, Jack Kavalieros, Niloy Mukherjee
  • Patent number: 9385198
    Abstract: Various heterostructures and methods of forming heterostructures are disclosed. A structure includes a substrate, a template layer, a barrier layer, and a device layer. The substrate comprises a first crystalline material. The template layer comprises a second crystalline material, and the second crystalline material is lattice mismatched to the first crystalline material. The template layer is over and adjoins the first crystalline material, and the template layer is at least partially disposed in an opening of a dielectric material. The barrier layer comprises a third crystalline material, and the third crystalline material is a binary III-V compound semiconductor. The barrier layer is over the template layer. The device layer comprises a fourth crystalline material, and the device layer is over the barrier layer.
    Type: Grant
    Filed: May 15, 2013
    Date of Patent: July 5, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Martin Christopher Holland, Georgios Vellianitis, Richard Kenneth Oxland, Krishna Kumar Bhuwalka, Gerben Doornbos
  • Patent number: 9349860
    Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device includes a substrate, the substrate having a first source/drain feature and a second source/drain feature formed thereon. The semiconductor device further includes a first nanowire on the first source/drain feature and a second nanowire on the second source/drain feature, the first nanowire extending vertically from an upper surface of the first source/drain feature and the second nanowire extending vertically from an upper surface of the second source/drain feature. The semiconductor device further includes a third nanowire extending from an upper end of the first nanowire to an upper end of the second nanowire, wherein the first nanowire, the second nanowire and the third nanowire form a channel.
    Type: Grant
    Filed: March 31, 2015
    Date of Patent: May 24, 2016
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Aryan Afzalian, Blandine Duriez, Mark van Dal
  • Patent number: 9312358
    Abstract: A method of manufacturing a semiconductor device is disclosed. A p-type substrate is doped to form an N-well in a selected portion of a p-type substrate adjacent an anode region of the substrate. A p-type doped region is formed in the anode region of the p-type substrate. The p-type doped region and the N-well form a p-n junction.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: April 12, 2016
    Assignee: International Business Machines Corporation
    Inventors: Dechao Guo, Wilfried E. Haensch, Gan Wang, Yanfeng Wang, Xin Wang
  • Patent number: 9269799
    Abstract: A semiconductor apparatus includes: a substrate; a buffer layer formed on the substrate; a strained layer superlattice buffer layer formed on the buffer layer; an electron transit layer formed of a semiconductor material on the strained layer superlattice buffer layer; and an electron supply layer formed of a semiconductor material on the electron transit layer; the strained layer superlattice buffer layer being an alternate stack of first lattice layers including AlN and second lattice layers including GaN; the strained layer superlattice buffer layer being doped with one, or two or more impurities selected from Fe, Mg and C.
    Type: Grant
    Filed: July 29, 2013
    Date of Patent: February 23, 2016
    Assignee: FUJITSU LIMITED
    Inventors: Tetsuro Ishiguro, Atsushi Yamada, Norikazu Nakamura
  • Patent number: 9257666
    Abstract: The present invention relates integrated optoelectronic devices comprising light emitting field-effect transistors. We describe an optoelectronic device comprising a light-emitting field effect transistor (LFET) with an organic semiconductor active layer and a waveguide integrated within the channel of the light-emitting field effect transistor, wherein said waveguide comprises a material which has a higher refractive index than said organic semiconductor. We also describe a light-emitting organic field transistor integrated with a ridge or rib waveguide incorporated within the channel of the LFET; and a similar light-emitting organic field effect transistor in which the waveguide incorporates an optical feedback mechanism.
    Type: Grant
    Filed: November 26, 2009
    Date of Patent: February 9, 2016
    Assignee: CAMBRIDGE ENTERPRISE LIMITED
    Inventors: Henning Sirringhaus, Michael C. Gwinner, Harald Giessen, Heinz Clemens Schweizer
  • Patent number: 9252234
    Abstract: A method of manufacturing a semiconductor device is disclosed. A p-type substrate is doped to form an N-well in a selected portion of a p-type substrate adjacent an anode region of the substrate. A p-type doped region is formed in the anode region of the p-type substrate. The p-type doped region and the N-well form a p-n junction.
    Type: Grant
    Filed: September 6, 2012
    Date of Patent: February 2, 2016
    Assignee: International Business Machines Corporation
    Inventors: Dechao Guo, Wilfried E. Haensch, Gan Wang, Yanfeng Wang, Xin Wang
  • Patent number: 9214581
    Abstract: Systems and methods of implementing barrier infrared detectors on lattice mismatched substrates are provided. The barrier infrared detector systems combine an active detector structure (e.g., contact/barrier/absorber pairs) with a non-lattice matched substrate through a multi-layered transitional structure that forms a virtual substrate that can be strain balanced with the detector structure. The transitional metamorphic layer may include one or both of at least one graded metamorphic buffer layer or interfacial misfit array (IMF). A further interfacial layer may be interposed within the transitional structure, in some embodiments this interfacial layer includes at least one layer of AlSb.
    Type: Grant
    Filed: February 11, 2014
    Date of Patent: December 15, 2015
    Assignee: CALIFORNIA INSTITUTE OF TECHNOLOGY
    Inventors: Arezou Khoshakhlagh, David Z Ting, Sarath D. Gunapala, Cory J. Hill
  • Patent number: 9159734
    Abstract: Techniques for providing non-volatile antifuse memory elements and other antifuse links are disclosed herein. In some embodiments, the antifuse memory elements are configured with non-planar topology such as FinFET topology. In some such embodiments, the fin topology can be manipulated and used to effectively promote lower breakdown voltage transistors, by creating enhanced-emission sites which are suitable for use in lower voltage non-volatile antifuse memory elements. In one example embodiment, a semiconductor antifuse device is provided that includes a non-planar diffusion area having a fin configured with a tapered portion, a dielectric isolation layer on the fin including the tapered portion, and a gate material on the dielectric isolation layer. The tapered portion of the fin may be formed, for instance, by oxidation, etching, and/or ablation, and in some cases includes a base region and a thinned region, and the thinned region is at least 50% thinner than the base region.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: October 13, 2015
    Assignee: Intel Corporation
    Inventors: Walid M. Hafez, Chia-Hong Jan, Curtis Tsai, Joodong Park, Jeng-Ya D. Yeh
  • Patent number: 9090936
    Abstract: A detector apparatus includes a field-effect transistor configured to undergo a change in amplitude of a source-to-drain current when at least a portion of a charge-tagged molecule translocates through the nanopore. In some implementations, the field-effect transistor is a carbon nanotube field effect transistor and the nanopore is located in a membrane. In other implementations, the field-effect transistor is a carbon nanotube field effect transistor and the nanopore is implemented in the form of a nano-channel in a semiconductor layer.
    Type: Grant
    Filed: September 17, 2012
    Date of Patent: July 28, 2015
    Assignee: CALIFORNIA INSTITUTE OF TECHNOLOGY
    Inventors: Andres Jaramillo-Botero, William A. Goddard, III
  • Publication number: 20150144877
    Abstract: A semiconductor device may include a substrate, and a plurality of fins spaced apart on the substrate. Each of the fins may include a lower semiconductor fin portion extending vertically upward from the substrate, and at least one superlattice punch-through layer on the lower fin portion. The superlattice punch-through layer may include a plurality of stacked groups of layers, with each group of layers of the superlattice punch-through layer comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. Each fin may also include an upper semiconductor fin portion on the at least one superlattice punch-through layer and extending vertically upward therefrom. The semiconductor device may also include source and drain regions at opposing ends of the fins, and a gate overlying the fins.
    Type: Application
    Filed: November 21, 2014
    Publication date: May 28, 2015
    Inventors: Robert Mears, Hideki Takeuchi, Erwin Trautmann
  • Publication number: 20150144878
    Abstract: A semiconductor device may include an alternating stack of superlattice and bulk semiconductor layers on a substrate, with each superlattice layer including a plurality of stacked group of layers, and each group of layers of the superlattice layer including a plurality of stacked base semiconductor monolayers defining a base semiconductor portion and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The semiconductor device may further include spaced apart source and drain regions in an upper bulk semiconductor layer of the alternating stack of superlattice and bulk semiconductor layers, and a gate on the upper bulk semiconductor layer between the spaced apart source and drain regions.
    Type: Application
    Filed: November 21, 2014
    Publication date: May 28, 2015
    Inventors: Robert Mears, Hideki Takeuchi, Erwin Trautmann
  • Patent number: 9035354
    Abstract: A heterojunction transistor may include a channel layer comprising a Group III nitride, a barrier layer comprising a Group III nitride on the channel layer, and an energy barrier comprising a layer of a Group III nitride including indium on the channel layer such that the channel layer is between the barrier layer and the energy barrier. The barrier layer may have a bandgap greater than a bandgap of the channel layer, and a concentration of indium (In) in the energy barrier may be greater than a concentration of indium (In) in the channel layer. Related methods are also discussed.
    Type: Grant
    Filed: September 25, 2009
    Date of Patent: May 19, 2015
    Assignee: Cree, Inc.
    Inventors: Adam William Saxler, Yifeng Wu, Primit Parikh
  • Publication number: 20150123076
    Abstract: A quantum cascade detector includes a semiconductor substrate, and an active layer formed by laminating unit laminate structures each having an absorption region with a first barrier layer to a second well layer and a transport region with a third barrier layer to an n-th well layer. A second absorption well layer has a layer thickness ½ or less of that of a first absorption well layer thickest in one period, and a coupling barrier layer has a layer thickness smaller than that of an exit barrier layer thickest in one period. The unit laminate structure has a detection lower level arising from a ground level in the first well layer, a detection upper level generated by coupling an excitation level in the first well layer and a ground level in the second well layer, and a transport level structure for electrons.
    Type: Application
    Filed: October 28, 2014
    Publication date: May 7, 2015
    Applicant: HAMAMATSU PHOTONICS K.K.
    Inventors: Kazuue FUJITA, Toru HIROHATA, Tadataka EDAMURA, Tatsuo DOUGAKIUCHI
  • Patent number: 9024355
    Abstract: Fin-defining mask structures are formed over a semiconductor material layer having a first semiconductor material and a disposable gate structure is formed thereupon. A gate spacer is formed around the disposable gate structure and physically exposed portions of the fin-defining mask structures are subsequently removed. The semiconductor material layer is recessed employing the disposable gate structure and the gate spacer as an etch mask to form recessed semiconductor material portions. Embedded planar source/drain stressors are formed on the recessed semiconductor material portions by selective deposition of a second semiconductor material having a different lattice constant than the first semiconductor material. After formation of a planarization dielectric layer, the disposable gate structure is removed. A plurality of semiconductor fins are formed employing the fin-defining mask structures as an etch mask. A replacement gate structure is formed on the plurality of semiconductor fins.
    Type: Grant
    Filed: May 30, 2012
    Date of Patent: May 5, 2015
    Assignee: International Business Machines Corporation
    Inventors: Josephine B. Chang, Paul Chang, Michael A. Guillorn, Jeffrey W. Sleight
  • Publication number: 20150108429
    Abstract: Electronic devices include a network of purified and randomly aligned carbon nanotubes. The electronic devices include conductive regions that comprise conductive inks, and substrates such as flexible plastic materials including PET. Networks of randomly aligned carbon nanotubes are exposed to UV radiation to convert metallic carbon nanotubes to semiconductive carbon nanotubes. Conductive regions are printed onto a substrate using printing techniques such as inkjet printing and gravure printing. Devices are fabricated at low temperatures, without annealing and without vacuum.
    Type: Application
    Filed: October 22, 2013
    Publication date: April 23, 2015
    Inventor: Harsha Sudarsan Uppili
  • Publication number: 20150108430
    Abstract: A transistor device includes a substrate having a first region and a second region, a first semiconductor layer of a first semiconductor material having a first portion over the first region and a second portion over the second region, the first portion being separated from the second portion, a second semiconductor layer of a second semiconductor material over the second portion of the first semiconductor layer, a first transistor of a first conductivity type, the first transistor disposed within the first region and having a first set of source/drain regions formed in the first semiconductor layer, and a second transistor of a second conductivity type, the second transistor disposed within the second region and having a second set of source/drain regions formed in the second semiconductor layer. The second conductivity type is different than the second conductivity type, and the second semiconductor material is different from the first semiconductor material.
    Type: Application
    Filed: January 6, 2015
    Publication date: April 23, 2015
    Inventors: Yu-Hung Cheng, Ching-Wei Tsai, Yeur-Luen Tu, Tung-I Lin, Wei-Li Chen
  • Patent number: 9012885
    Abstract: A semiconductor chip includes a semiconductor body with a semiconductor layer sequence. An active region intended for generating radiation is arranged between an n-conductive multilayer structure and a p-conductive semiconductor layer. A doping profile is formed in the n-conductive multilayer structure which includes at least one doping peak.
    Type: Grant
    Filed: December 27, 2010
    Date of Patent: April 21, 2015
    Assignee: Osram Opto Semiconductors GmbH
    Inventors: Matthias Peter, Tobias Meyer, Alexander Walter, Tetsuya Taki, Juergen Off, Rainer Butendeich, Joachim Hertkorn
  • Publication number: 20150090957
    Abstract: A semiconductor device includes a first superlattice buffer layer formed on a substrate. A second superlattice buffer layer is formed on the first superlattice buffer layer. A first semiconductor layer is formed by a nitride semiconductor on the second superlattice buffer layer. A second semiconductor layer is formed by a nitride semiconductor on the first semiconductor layer. The first superlattice buffer layer is formed by alternately and cyclically laminating a first superlattice formation layer and a second superlattice formation layer. The second superlattice buffer layer is formed by alternately and cyclically laminating the first superlattice formation layer and the second superlattice formation layer. The first superlattice formation layer is formed by AlxGa1-xN, and the second superlattice formation layer is formed by AyGa1-yN, where x>y. A concentration of an impurity element doped into the second superlattice buffer layer is higher than that doped into the first superlattice buffer layer.
    Type: Application
    Filed: July 7, 2014
    Publication date: April 2, 2015
    Applicant: FUJITSU LIMITED
    Inventors: Shuichi TOMABECHI, JUNJI KOTANI
  • Patent number: 8994003
    Abstract: To provide a power MISFET using oxide semiconductor. A gate electrode, a source electrode, and a drain electrode are formed so as to interpose a semiconductor layer therebetween, and a region of the semiconductor layer where the gate electrode and the drain electrode do not overlap with each other is provided between the gate electrode and the drain electrode. The length of the region is from 0.5 ?m to 5 ?m. In such a power MISFET, a power source of 100 V or higher and a load are connected in series between the drain electrode and the source electrode, and a control signal is input to the gate electrode.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: March 31, 2015
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Yasuhiko Takemura
  • Publication number: 20150076449
    Abstract: A semiconductor device includes a superlattice buffer layer formed on a substrate. An upper buffer layer is formed on the superlattice buffer layer. A first semiconductor layer is formed by a nitride semiconductor on the upper busier layer. A second semiconductor layer is formed by a nitride semiconductor on the first semiconductor layer. A gate electrode, a source electrode and a drain electrode are formed on the second semiconductor layer. The superlattice buffer layer is formed by cyclically laminating nitride semiconductor films having different composition. The upper buffer layer is formed by a nitride semiconductor material having a band gap wider than a band gap of the first semiconductor layer and doped with an impurity element that causes a depth of an acceptor level to be greater than or equal to 0.5 eV.
    Type: Application
    Filed: August 4, 2014
    Publication date: March 19, 2015
    Applicant: FUJITSU LIMITED
    Inventor: Atsushi Yamada
  • Patent number: 8981344
    Abstract: A field-effect transistor is provided and includes source, gate and drain regions, where the gate region controls charge carrier location in the transport channel, the transport channel includes a asymmetric coupled quantum well layer, the asymmetric quantum well layer includes at least two quantum wells separated by a barrier layer having a greater energy gap than the wells, the transport channel is connected to the source region at one end, and the drain regions at the other, the drain regions include at least two contacts electrically isolated from each other, the contacts are connected to at least one quantum well. The drain may include two regions that are configured to form the asymmetric coupled well transport channel. In an embodiment, two sources and two drains are also envisioned.
    Type: Grant
    Filed: April 30, 2012
    Date of Patent: March 17, 2015
    Inventors: Faquir Chand Jain, Evan Heller
  • Patent number: 8975664
    Abstract: Embodiments of the present disclosure describe apparatuses, methods, and systems of an integrated circuit (IC) device. The IC device may include a buffer layer disposed on a substrate, the buffer layer including gallium (Ga) and nitrogen (N), a barrier layer disposed on the buffer layer, the barrier layer including aluminum (Al) and nitrogen (N), a regrown structure disposed in and epitaxially coupled with the barrier layer, the regrown structure including nitrogen (N) and at least one of aluminum (Al) or gallium (Ga) and being epitaxially deposited at a temperature less than or equal to 600° C., and a gate terminal disposed in the barrier layer, wherein the regrown structure is disposed between the gate terminal and the buffer layer. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: June 27, 2012
    Date of Patent: March 10, 2015
    Assignee: TriQuint Semiconductor, Inc.
    Inventors: Paul A. Saunier, Edward A. Beam, III
  • Patent number: 8969850
    Abstract: An electro-magnetic radiation detector is described. The electro-magnetic radiation detector includes a detector material and a voltage biasing element. The detector material includes a substantially regular array of nano-particles embedded in a matrix material. The voltage biasing element is configured to apply a bias voltage to the matrix material such that electrical current is directly generated based on a cooperative plasmon effect in the detector material when electro-magnetic radiation in a predetermined wavelength range is incident upon the detector material, where the dominant mechanism for decay in the cooperative plasmon effect is non-radiative.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: March 3, 2015
    Assignee: Rockwell Collins, Inc.
    Inventors: Robert G. Brown, James H. Stanley
  • Publication number: 20150053921
    Abstract: An enhanced switch device and a manufacturing method therefor. The method comprises: providing a substrate, and forming a nitride transistor structure on the substrate; fabricating and forming a dielectric layer on the nitride transistor structure, on which a gate region is defined; forming a groove structure on the gate region; depositing a p-type semiconductor material in the groove; removing the p-type semiconductor material outside the gate region on the dielectric layer; etching the dielectric layer in another position than the gate region on the dielectric layer to form two ohmic contact regions; and forming a source electrode and a drain electrode on the two ohmic contact regions, respectively.
    Type: Application
    Filed: March 29, 2013
    Publication date: February 26, 2015
    Inventor: Kai Cheng
  • Patent number: 8963125
    Abstract: Provided is an LED device which is capable of reducing the emission size without changing the size of an LED and is capable of switching the emission size arbitrarily. The LED device includes, on a substrate, a carrier control layer, a lower current confinement layer, an active layer, and an upper current confinement layer. A p-type electrode is provided on the upper current confinement layer. Two n-type electrodes are arranged on the carrier control layer so as to dispose the p-type electrode between the two n-type electrodes in an in-plane direction of the substrate.
    Type: Grant
    Filed: June 26, 2012
    Date of Patent: February 24, 2015
    Assignee: Canon Kabushiki Kaisha
    Inventor: Yoshinobu Sekiguchi
  • Patent number: 8952352
    Abstract: A III-nitride semiconductor device which includes a barrier body between the gate electrode and the gate dielectric thereof.
    Type: Grant
    Filed: May 23, 2013
    Date of Patent: February 10, 2015
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Zhi He, Jianjun Cao
  • Publication number: 20150034903
    Abstract: A semiconductor device includes a first layer made of a group III nitride semiconductor of a first conductivity type, a second layer made of a group III nitride semiconductor of a second conductivity type on a first surface of the first layer, a third layer made of a group III nitride semiconductor of the first conductivity type on a first region of a surface of the second layer, a gate electrode extending through the second layer and the third layer and the first surface of the first layer, and insulated from the first, second, and third layers, a first electrode in contact with the third layer, a second electrode in contact with a second region of the surface of the second layer that is different from the first region, and a third electrode provided on a side of a second surface of the first layer.
    Type: Application
    Filed: February 28, 2014
    Publication date: February 5, 2015
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hidetoshi FUJIMOTO, Yasunobu SAITO, Akira YOSHIOKA
  • Publication number: 20150034904
    Abstract: In a semiconductor device, a first-layer includes a group-III nitride semiconductor of a first conduction type. A second-layer includes a group-III nitride semiconductor of a second conduction type on a first surface of the first layer. A third-layer includes an Al-containing group-III nitride semiconductor on a first region of a surface of the second layer. A gate electrode has one end above a surface of the third-layer and has the other end within the first-layer via the second-layer. The gate electrode is insulated from the first- to third-layers. A first electrode is connected to the third-layer. A second electrode is connected to a second region of the surface of the second-layer. A third electrode is provided above a second surface of the first layer. The second surface is opposite to the first surface of the first layer.
    Type: Application
    Filed: March 4, 2014
    Publication date: February 5, 2015
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Hidetoshi FUJIMOTO
  • Publication number: 20150021552
    Abstract: A transistor includes a III-N layer structure comprising a III-N channel layer between a III-N barrier layer and a p-type III-N layer. The transistor further includes a source, a drain, and a gate between the source and the drain, the gate being over the III-N layer structure. The p-type III-N layer includes a first portion that is at least partially in a device access region between the gate and the drain, and the first portion of the p-type III-N layer is electrically connected to the source and electrically isolated from the drain. When the transistor is biased in the off state, the p-type layer can cause channel charge in the device access region to deplete as the drain voltage increases, thereby leading to higher breakdown voltages.
    Type: Application
    Filed: July 9, 2014
    Publication date: January 22, 2015
    Inventors: Umesh Mishra, Rakesh K. Lal, Stacia Keller, Srabanti Chowdhury
  • Patent number: 8890116
    Abstract: Transistor devices having vertically stacked carbon nanotube channels and techniques for the fabrication thereof are provided. In one aspect, a transistor device is provided. The transistor device includes a substrate; a bottom gate embedded in the substrate with a top surface of the bottom gate being substantially coplanar with a surface of the substrate; a stack of device layers on the substrate over the bottom gate, wherein each of the device layers in the stack includes a first dielectric, a carbon nanotube channel on the first dielectric, a second dielectric on the carbon nanotube channel and a top gate on the second dielectric; and source and drain contacts that interconnect the carbon nanotube channels in parallel. A method of fabricating a transistor device is also provided.
    Type: Grant
    Filed: September 11, 2012
    Date of Patent: November 18, 2014
    Assignee: International Business Machines Corporation
    Inventors: Zhihong Chen, Aaron Daniel Franklin, Shu-Jen Han
  • Patent number: 8884270
    Abstract: Vertical junction field effect transistors (VJFETs) having improved heat dissipation at high current flow while maintaining the desirable specific on-resistance and normalized saturated drain current properties characteristic of devices having small pitch lengths are described. The VJFETs comprise one or more electrically active source regions in electrical contact with the source metal of the device and one or more electrically inactive source regions not in electrical contact with the source metal of the device. The electrically inactive source regions dissipate heat generated by the electrically active source regions during current flow.
    Type: Grant
    Filed: March 30, 2012
    Date of Patent: November 11, 2014
    Assignee: Power Integrations, Inc.
    Inventors: Janna Casady, Jeffrey Casady, Kiran Chatty, David Sheridan, Andrew Ritenour
  • Publication number: 20140326951
    Abstract: A normally OFF field effect transistor (FET) comprising: a plurality of contiguous nitride semiconductor layers having different composition and heterojunction interfaces between contiguous layers, a Fermi level, and conduction and valence energy bands; a source and a drain overlying a top nitride layer of the plurality of nitride layers and having source and drain access regions respectively comprising regions of at least two of the heterojunctions near the source and drain; a first gate between the source and drain; wherein when there is no potential difference between the gates and a common ground voltage, a two dimensional electron gas (2DEG) is present in the access region at a plurality of heterojunctions in each of the source and drain access regions, and substantially no 2DEG is present adjacent any regions of the heterojunctions under the first gate.
    Type: Application
    Filed: August 23, 2012
    Publication date: November 6, 2014
    Applicant: VISIC TECHNOLOGIES LTD.
    Inventors: Gregory Bunin, Tamara Baksht, David Rozman
  • Publication number: 20140306181
    Abstract: This specification relates to an enhancement-type semiconductor device having a passivation layer formed using a photoelectrochemical (PEC) method, and a fabricating method thereof. To this end, a semiconductor device according to one exemplary embodiment includes a GaN layer, an AlGaN layer formed on the GaN layer, a p-GaN layer formed on the AlGaN layer, a gate electrode formed on the p-GaN layer, a source electrode and a drain electrode formed on a partial region of the AlGaN layer, and a passivation layer formed on a partial region of the AlGaN layer, the passivation layer formed between the source electrode and the gate electrode or between the gate electrode and the drain electrode, wherein the passivation layer is formed in a manner of oxidizing a part of the p-GaN layer. DC 51111930.
    Type: Application
    Filed: April 14, 2014
    Publication date: October 16, 2014
    Inventors: Jonghoon SHIN, Woongsun KIM, Taehoon JANG
  • Publication number: 20140291614
    Abstract: A thin film transistor is provided. The thin film transistor includes a source electrode, a drain electrode, a semiconducting layer, a transition layer, an insulating layer and a gate electrode. The drain electrode is spaced apart from the source electrode. The gate electrode is insulated from the source electrode, the drain electrode, and the semiconductor layer by the insulating layer. The transition layer is sandwiched between the insulating layer and the semiconductor layer. The transition layer is a silicon-oxide cross-linked polymer layer including a plurality of Si atoms. The plurality of Si atoms is bonded with atoms of the insulating layer and atoms of the semiconductor layer.
    Type: Application
    Filed: August 28, 2013
    Publication date: October 2, 2014
    Applicants: HON HAI PRECISION INDUSTRY CO., LTD., Tsinghua University
    Inventors: YUAN ZOU, QUN-QING LI, JUN-KU LIU, ZHEN-DONG ZHU, SHOU-SHAN FAN
  • Publication number: 20140291615
    Abstract: A CMOS device includes a PMOS transistor with a first quantum well structure and an NMOS device with a second quantum well structure. The PMOS and NMOS transistors are formed on a substrate.
    Type: Application
    Filed: June 11, 2014
    Publication date: October 2, 2014
    Inventors: Suman Datta, Mantu K. Hudait, Mark L. Doczy, Jack T. Kavalieros, Majumdar Amian, Justin K. Brask, Been-Yih Jin, Matthew V. Metz, Robert S. Chau
  • Patent number: 8841701
    Abstract: The present disclosure provides a FinFET device. The FinFET device comprises a semiconductor substrate of a first semiconductor material; a fin structure of the first semiconductor material overlying the semiconductor substrate, wherein the fin structure has a top surface of a first crystal plane orientation; a diamond-like shape structure of a second semiconductor material disposed over the top surface of the fin structure, wherein the diamond-like shape structure has at least one surface of a second crystal plane orientation; a gate structure disposed over the diamond-like shape structure, wherein the gate structure separates a source region and a drain region; and a channel region defined in the diamond-like shape structure between the source and drain regions.
    Type: Grant
    Filed: August 30, 2011
    Date of Patent: September 23, 2014
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: You-Ru Lin, Cheng-Hsien Wu, Chih-Hsin Ko, Clement Hsingjen Wann
  • Publication number: 20140264273
    Abstract: The present invention is directed to a device comprising an epitaxial structure comprising a superlattice structure having an uppermost 2DxG channel, a lowermost 2DxG channel and at least one intermediate 2DxG channel located between the uppermost and lowermost 2DxG channels, source and drain electrodes operatively connected to each of the 2DxG channels, and a plurality of trenches located between the source and drain electrodes. Each trench has length, width and depth dimensions defining a first sidewall, a second sidewall and a bottom located therebetween, the bottom of each trench being at or below the lowermost 2DxG channel. A crenelated gate electrode is located over the uppermost 2DxG channel, the gate electrode being located within each of the trenches such that the bottom surface of the gate electrode is in juxtaposition with the first sidewall surface, the bottom surface and the second sidewall surface of each of said trenches.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: Northrop Grumman Systems Corporation
    Inventors: Robert S. Howell, Eric J. Stewart, Bettina A. Nechay, Justin A. Parke, Harlan C. Cramer, Jeffrey D. Hartman
  • Publication number: 20140264274
    Abstract: To improve performance of a semiconductor device. For example, on the assumption that a superlattice layer is inserted between a buffer layer and a channel layer, a concentration of acceptors introduced into nitride semiconductor layers forming a part of the superlattice layer is higher than a concentration of acceptors introduced into nitride semiconductor layers forming the other part of the superlattice layer. That is, the concentration of acceptors introduced into the nitride semiconductor layers having a small band gap is higher than the concentration of acceptors introduced into the nitride semiconductor layers having a large band gap.
    Type: Application
    Filed: March 5, 2014
    Publication date: September 18, 2014
    Applicant: Renesas Electronics Corporation
    Inventors: Tatsuo NAKAYAMA, Hironobu MIYAMOTO, Yasuhiro OKAMOTO, Ryohei NEGA, Masaaki KANAZAWA, Takashi INOUE