Lateral Single-gate Transistors (epo) Patents (Class 257/E21.452)
  • Patent number: 11094760
    Abstract: A method for forming a light emitting element pattern according to an embodiment of the inventive concept includes forming a pattern layer having an opening on a target material, forming a light emitting element pattern on the target material in correspondence to the opening, and removing the pattern layer. Here, the pattern layer includes a first pattern layer disposed on the target material, a second pattern layer disposed on the first pattern layer, and a third pattern layer disposed on the second pattern layer. The second pattern layer has an undercut portion recessed from edges of the third pattern layer.
    Type: Grant
    Filed: August 8, 2019
    Date of Patent: August 17, 2021
    Inventor: Woo-Seok Jeon
  • Patent number: 10622455
    Abstract: An enhancement-mode transistor gate structure which includes a spacer layer of GaN disposed above a barrier layer, a first layer of pGaN above the spacer layer, an etch stop layer of p-type Al-containing column III-V material, for example, pAlGaN or pAlInGaN, disposed above the first p-GaN layer, and a second p-GaN layer, having a greater thickness than the first p-GaN layer, disposed over the etch stop layer. The etch stop layer minimizes damage to the underlying barrier layer during gate etching steps, and improves GaN spacer thickness uniformity.
    Type: Grant
    Filed: June 13, 2018
    Date of Patent: April 14, 2020
    Assignee: Efficient Power Conversion Corporation
    Inventors: Jianjun Cao, Robert Beach, Guangyuan Zhao, Yoganand Saripalli, Zhikai Tang
  • Patent number: 10584027
    Abstract: A method of processing a double sided wafer of a microelectromechanical device includes spinning a resist onto a first side of a first wafer. The method further includes forming pathways within the resist to expose portions of the first side of the first wafer. The method also includes etching one or more depressions in the first side of the first wafer through the pathways, where each of the depressions have a planar surface and edges. Furthermore, the method includes depositing one or more adhesion metals over the resist such that the one or more adhesion metals are deposited within the depressions, and then removing the resist from the first wafer. The method finally includes depositing indium onto the adhesion metals deposited within the depressions and bonding a second wafer to the first wafer by compressing the indium between the second wafer and the first wafer.
    Type: Grant
    Filed: December 1, 2017
    Date of Patent: March 10, 2020
    Assignee: ELBIT SYSTEMS OF AMERICA, LLC
    Inventors: Arlynn W. Smith, Dan Chilcott
  • Patent number: 10424509
    Abstract: A method for producing a semiconductor body is disclosed. In an embodiment the method includes providing a semiconductor body, applying a first mask layer and a second mask layer to the semiconductor body and forming at least one second mask opening in the second mask layer and at least one recess in the semiconductor body in a region of the at least one first mask opening in the first mask layer, wherein the recess comprises a side face and a bottom face and the recess forms an undercut with the second mask opening, when viewed from the first mask opening. The method further includes applying a contact layer to the first mask layer and the bottom face of the at least one recess using a directional deposition method and applying a passivation layer to the side face of the at least one recess.
    Type: Grant
    Filed: February 10, 2016
    Date of Patent: September 24, 2019
    Assignee: OSRAM Opto Semiconductors GmbH
    Inventor: Franz Eberhard
  • Patent number: 9812448
    Abstract: Provided are a semiconductor device configured to block a physical diffusion path by forming an oxide layer between barrier layers to prevent impurities from being diffused through the physical diffusion path between the barrier layers, and a method for fabricating the semiconductor device. The semiconductor device includes a gate insulation layer formed on a substrate, a first barrier layer formed on the gate insulation layer, an oxide layer formed on the first barrier layer, the oxide layer including an oxide formed by oxidizing a material included in the first barrier layer, a second barrier layer formed on the oxide layer, a gate electrode formed on the second barrier layer, and source/drains disposed at opposite sides of the gate electrode in the substrate.
    Type: Grant
    Filed: December 9, 2015
    Date of Patent: November 7, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Oh-Seong Kwon, Jin-Kyu Jang, Wan-Don Kim, Hoon-Joo Na, Sang-Jin Hyun
  • Patent number: 8785969
    Abstract: A reduced surface field (RESURF) structure and a lateral diffused metal oxide semiconductor (LDMOS) device including the same are provided. The RESURF structure includes a substrate of a first conductivity type, a deep well region of a second conductivity type, an isolation structure, at least one trench insulating structure, and at least one doped region of the first conductivity type. The deep well region is disposed in the substrate. The isolation structure is disposed on the substrate. The trench insulating structure is disposed in the deep well region below the isolation structure. The doped region is disposed in the deep well region and surrounds a sidewall and a bottom of the trench insulating structure.
    Type: Grant
    Filed: June 27, 2011
    Date of Patent: July 22, 2014
    Assignee: Episil Technologies Inc.
    Inventors: Chung-Yeh Lee, Pei-Hsun Wu, Shiang-Wen Huang
  • Patent number: 8653561
    Abstract: A III-nitride semiconductor electronic device comprises a semiconductor laminate provided on a primary surface of a substrate, a first electrode in contact with the semiconductor laminate, and a second electrode. The semiconductor laminate includes a channel layer and a barrier layer making a junction with the channel layer. The channel layer comprises first III-nitride semiconductor containing aluminum as a Group III constituent element, and the barrier layer comprises second III-nitride semiconductor containing aluminum as a Group III constituent element. The semiconductor laminate including first, second and third regions arranged along the primary surface, and the third region is located between the first region and the second region. The barrier layer includes first to third portions included in the first to third regions, respectively.
    Type: Grant
    Filed: March 1, 2011
    Date of Patent: February 18, 2014
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Shin Hashimoto, Katsushi Akita, Yoshiyuki Yamamoto, Masaaki Kuzuhara, Norimasa Yafune
  • Patent number: 8557645
    Abstract: A method of manufacturing a semiconductor device includes forming an insulating layer over a semiconductor region; forming a multilayer resist composite including a plurality of resist layers over the insulating layer; forming an opening in the resist layers of the multilayer resist composite except in the lowermost resist layer adjacent to the insulating layer; forming a reflow opening in the lowermost resist layer; reflowing part of the lowermost resist layer exposed in the reflow opening by heating to form a slope at the surface of the lowermost resist layer; forming a first gate opening in the lowermost resist layer so as to extend from the slope; and forming a gate electrode having a shape depending on the shapes of the opening in the multilayer resist composite, the slope and the first gate opening.
    Type: Grant
    Filed: September 3, 2010
    Date of Patent: October 15, 2013
    Assignee: Fujitsu Limited
    Inventors: Naoko Kurahashi, Kozo Makiyama
  • Publication number: 20130234146
    Abstract: A semiconductor device is disclosed. One embodiment includes a lateral HEMT (High Electron Mobility Transistor) structure with a heterojunction between two differing group III-nitride semiconductor compounds and a layer arranged on the heterojunction. The layer includes a group III-nitride semiconductor compound and at least one barrier to hinder current flow in the layer.
    Type: Application
    Filed: March 6, 2012
    Publication date: September 12, 2013
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventor: Gerhard Prechtl
  • Patent number: 8431450
    Abstract: An LDMOS transistor includes a gate including a conductive material over an insulator material, a source including a first impurity region and a second impurity region, a third impurity region, and a drain including a fourth impurity region and a fifth impurity region. The first impurity region is of a first type, and the second impurity region is of an opposite second type. The third impurity region extends from the source region under the gate and is of the first type. The fourth impurity region is of the second type, the fifth impurity region is of the second type, and the fourth impurity region impinges the third impurity region.
    Type: Grant
    Filed: January 10, 2011
    Date of Patent: April 30, 2013
    Assignee: Volterra Semiconductor Corporation
    Inventors: Marco A. Zuniga, Budong You, Yang Lu
  • Publication number: 20120305932
    Abstract: A transistor includes a trench formed in a semiconductor body, the trench having sidewalls and a bottom. The transistor further includes a first semiconductor material disposed in the trench adjacent the sidewalls and a second semiconductor material disposed in the trench and spaced apart from the sidewalls by the first semiconductor material. The second semiconductor material has a different band gap than the first semiconductor material. The transistor also includes a gate material disposed in the trench and spaced apart from the first semiconductor material by the second semiconductor material. The gate material provides a gate of the transistor. Source and drain regions are arranged in the trench with a channel interposed between the source and drain regions in the first or second semiconductor material so that the channel has a lateral current flow direction along the sidewalls of the trench.
    Type: Application
    Filed: June 29, 2011
    Publication date: December 6, 2012
    Applicant: Infineon Technologies Austria AG
    Inventors: Franz Hirler, Andreas Peter Meiser
  • Patent number: 8133775
    Abstract: A semiconductor device has: a semiconductor substrate having a pair of current input/output regions via which current flows; an insulating film formed on the semiconductor substrate and having a gate electrode opening; and a mushroom gate electrode structure formed on the semiconductor substrate via the gate electrode opening, the mushroom gate electrode structure having a stem and a head formed on the stem, the stem having a limited size on the semiconductor substrate along a current direction and having a forward taper shape upwardly and monotonically increasing the size along the current direction, the head having a size expanded stepwise along the current direction, and the stem contacting the semiconductor substrate in the gate electrode opening and riding the insulating film near at a position of at least one of opposite ends of the stem along the current direction.
    Type: Grant
    Filed: January 6, 2011
    Date of Patent: March 13, 2012
    Assignees: Fujitsu Limited, Fujitsu Quantum Devices Limited
    Inventors: Kozo Makiyama, Naoya Ikechi, Takahiro Tan
  • Patent number: 7868378
    Abstract: An LDMOS transistor includes a gate including a conductive material over an insulator material, a source including a first impurity region and a second impurity region, a third impurity region, and a drain including a fourth impurity region and a fifth impurity region. The first impurity region is of a first type, and the second impurity region is of an opposite second type. The third impurity region extends from the source region under the gate and is of the first type. The fourth impurity region is of the second type, the fifth impurity region is of the second type, and the fourth impurity region impinges the third impurity region.
    Type: Grant
    Filed: July 17, 2006
    Date of Patent: January 11, 2011
    Assignee: Volterra Semiconductor Corporation
    Inventors: Marco A. Zuniga, Budong You, Yang Lu
  • Patent number: 7843006
    Abstract: A semiconductor component arrangement includes a power transistor and a temperature measurement circuit. The power transistor includes a gate electrode, a source zone, a drain zone and a body zone. The body zone is arranged in a first semiconductor zone of a first conduction type. The temperature measuring circuit comprises a temperature-dependent resistor and an evaluation circuit coupled to the temperature-dependent resistor. The resistor is formed by a portion of said first semiconductor zone.
    Type: Grant
    Filed: February 1, 2007
    Date of Patent: November 30, 2010
    Assignee: Infineon Technologies AG
    Inventors: Rainald Sander, Markus Zundel
  • Patent number: 7585706
    Abstract: The semiconductor device of this invention includes an active region formed from a group III nitride semiconductor grown on a substrate and an insulating oxide film formed in a peripheral portion of the active region by oxidizing the group III nitride semiconductor. On the active region, a gate electrode in Schottky contact with the active region extending onto the insulating oxide film and having an extended portion on the insulating oxide film is formed, and ohmic electrodes respectively serving as a source electrode and a drain electrode are formed with space from side edges along the gate length direction of the gate electrode.
    Type: Grant
    Filed: September 18, 2007
    Date of Patent: September 8, 2009
    Assignee: Panasonic Corporation
    Inventors: Katsunori Nishii, Kaoru Inoue, Toshinobu Matsuno, Yoshito Ikeda, Hiroyuki Masato
  • Patent number: 7557414
    Abstract: In a semiconductor device having a first MIS transistor on a semiconductor substrate, the first MIS transistor includes a p-type semiconductor layer, a first gate insulating film, a first gate electrode, a first sidewall insulating film including at least a first sidewall, an n-type extension diffusion layer, and an n-type impurity diffusion layer. The first sidewall is not formed at the side faces of the first gate electrode on the p-type semiconductor layer. An insulating film having tensile stress is formed on the semiconductor substrate so as to cover the first MIS transistor.
    Type: Grant
    Filed: June 20, 2006
    Date of Patent: July 7, 2009
    Assignee: Panasonic Corporation
    Inventors: Ken Suzuki, Masafumi Tsutsui
  • Publication number: 20090166677
    Abstract: A semiconductor device includes: a semiconductor substrate; a diode having a cathode formed on a first surface side of the semiconductor substrate and an anode formed on a second surface side of the semiconductor substrate; and a transistor formed over the semiconductor substrate. The transistor includes a semiconductor layer laminate formed over the semiconductor substrate, a source electrode and a drain electrode that are formed spaced apart from each other over the semiconductor layer laminate, and a gate electrode formed between the source electrode and the drain electrode. The source electrode is electrically connected to the anode, and the drain electrode is electrically connected to the cathode.
    Type: Application
    Filed: December 8, 2008
    Publication date: July 2, 2009
    Inventors: Daisuke SHIBATA, Tatsuo Morita, Manabu Yanagihara, Yasuhiro Uemoto
  • Publication number: 20090146191
    Abstract: Method and apparatus are described for semiconductor devices. The method (100) comprises, providing a partially completed semiconductor device (31-1) including a substrate (21), a semiconductor (22) on the substrate (21) and a passivation layer (25) on the semiconductor (22), and using a first mask (32), locally etching the passivation layer (25) to expose a portion (36) of the semiconductor (22), and without removing the first mask (32) forming a Schottky contact (42-1) of a first material on the exposed portion (36) of the semiconductor (22), then removing the first mask (32) and using a further mask (44), forming a step-gate conductor (48-1) of a second material electrically coupled to the Schottky contact (42-1) and overlying parts (25-1) of the passivation layer (25) adjacent to the Schottky contact (42-1).
    Type: Application
    Filed: December 5, 2007
    Publication date: June 11, 2009
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Bruce M. Green, Haldane S. Henry, Chun-Li Liu, Karen E. Moore, Matthias Passlack
  • Publication number: 20090081848
    Abstract: A method for wafer bonding two substrates activated by ion implantation is disclosed. An in situ ion bonding chamber allows ion activation and bonding to occur within an existing process tool utilized in a manufacturing process line. Ion activation of at least one of the substrates is performed at low implant energies to ensure that the wafer material below the thin surface layers remains unaffected by the ion activation.
    Type: Application
    Filed: September 17, 2008
    Publication date: March 26, 2009
    Applicant: VARIAN SEMICONDUCTOR EQUIPMENT ASSOCIATES, INC.
    Inventors: Yuri EROKHIN, Paul SULLIVAN, Steven R. WALTHER, Peter NUNAN
  • Patent number: 7419849
    Abstract: The present invention provides a method for production of a single electron semiconductor element (SET) in which a quantum dot is selectively arranged in a nano gap between fine electrodes, whereby the product yield is significantly improved, leading to excellent practical applicability. The method for production of SET of the present invention is characterized in that a solution containing ferritin including a metal or semiconductor particle therein, and a nonionic surfactant is dropped on a substrate having a source electrode and a drain electrode formed by laminating a titanium film and a film of a metal other than titanium, whereby the ferritin is selectively arranged in a nano gap between the source electrode/drain electrode.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: September 2, 2008
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Shinya Kumagai, Shigeo Yoshii, Nozomu Matsukawa, Ichiro Yamashita
  • Publication number: 20080073652
    Abstract: The semiconductor device has a stacked structure in which a p-GaN layer 32, an SI-GaN layer 62, and an AlGaN layer 34 are stacked, and has a gate electrode 44 that is formed at a top surface side of the AlGaN layer 34. A band gap of the AlGaN layer 34 is wider than a band gap of the p-GaN layer 32 and the SI-GaN layer 62. Moreover, impurity concentration of the SI-GaN layer 62 is less than 1×1017 cm?3. The semiconductor devices comprising III-V semiconductors that have a stable normally-off operation are realized.
    Type: Application
    Filed: June 22, 2005
    Publication date: March 27, 2008
    Inventors: Masahiro Sugimoto, Tetsu Kachi, Yoshitaka Nakano, Tsutomu Uesugi, Hiroyuki Ueda, Narumasa Soejima
  • Publication number: 20080023726
    Abstract: A method of forming a Schottky barrier contact to a semiconductor material, includes the following steps: depositing an iridium contact on a surface of the semiconductor material; and annealing the iridium contact to form a Schottky barrier contact to the semiconductor material. For an example of an iridium Schottky contact on an InAlAs semiconductor material, the annealing temperature is preferably in the range about 350° C. to 500° C.
    Type: Application
    Filed: May 24, 2007
    Publication date: January 31, 2008
    Inventors: Ilesanmi Adesida, Seiyon Kim, Liang Wang
  • Patent number: 7307314
    Abstract: A LDMOS transistor having a gate shield provides reduced drain coupling to the gate shield and source by restricting the thickness of the gate shield and by confining a source contact to the source region without overlap of the gate.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: December 11, 2007
    Assignee: Cree Microwave LLC
    Inventors: Jeff Babcock, Johan Agus Darmawan, John Mason, Ly Diep