Bistable Switching Devices, E.g., Ovshinsky-effect Devices (epo) Patents (Class 257/E45.002)
  • Patent number: 8624219
    Abstract: A memory device can include at least one cathode formed in first opening of a first insulating layer; at least one anode formed in a second opening of second insulating layer, the second insulating layer being a different vertical layer than the first insulating layer; and a memory layer comprising an ion conductor layer extending laterally between the at least one anode and cathode on the first insulating layer, the ion conductor layer having a thickness in the vertical direction less than a depth of the first opening.
    Type: Grant
    Filed: April 12, 2012
    Date of Patent: January 7, 2014
    Assignee: Adesto Technologies Corporation
    Inventors: John Ross Jameson, Antonio R. Gallo, Foroozan Sarah Koushan, Michael A. Van Buskirk
  • Patent number: 8623734
    Abstract: An example embodiment is a method for filling a via hole with phase change material. The method steps include forming a bottom electrode in a substrate, depositing a dielectric layer above the bottom electrode, and forming a via hole within the dielectric layer down to a top surface of the bottom electrode. The substrate is heated to a reaction temperature and a first phase change material precursor is deposited within the via hole. The first precursor is configured to decompose on the top surface of the bottom electrode and chemisorb on a top surface of the dielectric layer at the reaction temperature. A second precursor is deposited within the via hole after the first precursor at least partially decomposes on the top surface of the bottom electrode.
    Type: Grant
    Filed: June 1, 2011
    Date of Patent: January 7, 2014
    Assignee: International Business Machines Corporation
    Inventors: Chieh-Fang Chen, Chung H. Lam, Alejandro G. Schrott
  • Patent number: 8618524
    Abstract: A memory device includes a phase change element, which further includes a first phase change layer having a first grain size; and a second phase change layer over the first phase change layer. The first and the second phase change layers are depth-wise regions of the phase change element. The second phase change layer has a second average grain size different from the first average grain size.
    Type: Grant
    Filed: February 17, 2011
    Date of Patent: December 31, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chun-Sheng Liang, Tzyh-Cheang Lee, Fu-Liang Yang
  • Patent number: 8618612
    Abstract: Techniques, apparatus and systems are described for wafer-scale processing of aligned nanotube devices and integrated circuits. In one aspect, a method can include growing aligned nanotubes on at least one of a wafer-scale quartz substrate or a wafer-scale sapphire substrate. The method can include transferring the grown aligned nanotubes onto a target substrate. Also, the method can include fabricating at least one device based on the transferred nanotubes.
    Type: Grant
    Filed: April 13, 2012
    Date of Patent: December 31, 2013
    Assignee: University of Southern California
    Inventors: Chongwu Zhou, Koungmin Ryu, Alexander Badmaev, Chuan Wang
  • Patent number: 8618603
    Abstract: A nonvolatile semiconductor memory device includes: a semiconductor member; a memory film provided on a surface of the semiconductor member and being capable of storing charge; and a plurality of control gate electrodes provided on the memory film, spaced from each other, and arranged along a direction parallel to the surface. Average dielectric constant of a material interposed between one of the control gate electrodes and a portion of the semiconductor member located immediately below the control gate electrode adjacent to the one control gate electrode is lower than average dielectric constant of a material interposed between the one control gate electrode and a portion of the semiconductor member located immediately below the one control gate electrode.
    Type: Grant
    Filed: July 11, 2012
    Date of Patent: December 31, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yoshio Ozawa, Fumiki Aiso
  • Patent number: 8614432
    Abstract: A memristive device includes a first and a second electrode; a silicon memristive matrix interposed between the first electrode and the second electrode; and a mobile dopant species within the silicon memristive matrix which moves in response to a programming electrical field and remains substantially in place after the removal of the programming electrical field. A method for using a crossbar architecture containing a silicon memristive matrix includes: applying a programming electrical field by applying a voltage bias across a first conductor and a second conductor; a silicon memristive matrix containing mobile dopants being interposed between the first conductor and the second conductor, the programming voltage repositioning the mobile dopants within the silicon memristive matrix; and reading a state of the silicon memristive matrix by applying a reading energy across the silicon memristive matrix, the reading energy producing a measurable indication of the state of the silicon memristive matrix.
    Type: Grant
    Filed: January 15, 2009
    Date of Patent: December 24, 2013
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Matthew D Pickett, Duncan Stewart
  • Patent number: 8614499
    Abstract: A variable resistance memory cell structure and a method of forming it. The method includes forming a first electrode, forming an insulating material over the first electrode, forming a via in the insulating material to expose a surface of the first electrode, forming a heater material within the via using gas cluster ion beams, forming a variable resistance material within the via, and forming a second electrode such that the heater material and variable resistance material are provided between the first and second electrodes.
    Type: Grant
    Filed: June 1, 2012
    Date of Patent: December 24, 2013
    Assignee: Micron Technology, Inc.
    Inventor: John Smythe
  • Patent number: 8610280
    Abstract: Some embodiments include constructions which have platinum-containing structures. In some embodiments, the constructions may have a planarized surface extending across the platinum-containing structures and across metal oxide. In some embodiments, the constructions may have a planarized surface extending across the platinum-containing structures, across a first material retaining the platinum-containing structures, and across metal oxide liners along sidewalls of the platinum-containing structures and directly between the platinum-containing structures and the first material. Some embodiments include methods of forming platinum-containing structures. In some embodiments, first material is formed across electrically conductive structures, and metal oxide is formed across the first material. Openings are formed to extend through the metal oxide and the first material to the electrically conductive structures. Platinum-containing material is formed within the openings and over the metal oxide.
    Type: Grant
    Filed: September 16, 2011
    Date of Patent: December 17, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Andrey V. Zagrebelny, Chet E. Carter, Andrew Carswell
  • Publication number: 20130329483
    Abstract: Apparatus, devices, systems, and methods are described that include filamentary memory cells. Mechanisms to substantially remove the filaments in the devices are described, so that the logical state of a memory cell that includes the that includes the removable filament can be detected. Additional apparatus, systems, and methods are described.
    Type: Application
    Filed: June 7, 2012
    Publication date: December 12, 2013
    Inventors: Lei Bi, Beth R. Cook, Marko Milojevic, Durai Vishak Nirmal Ramaswamy
  • Patent number: 8604456
    Abstract: Provided is a nonvolatile memory device including a phase-change memory configured with cross-point memory cells in which memory elements formed of a phase-change material and selection elements formed with a diode are combined. A memory cell is configured with a memory element formed of a phase-change material and a selection element formed with a diode having a stacked structure of a first polycrystalline silicon film, a second polycrystalline silicon film, and a third polycrystalline silicon film. The memory cells are arranged at intersection points of a plurality of first metal wirings extending along a first direction with a plurality of third metal wirings extending along a second direction orthogonal to the first direction. An interlayer film is formed between adjacent selection elements and between adjacent memory elements, and voids are formed in the interlayer film provided between the adjacent memory elements.
    Type: Grant
    Filed: February 6, 2012
    Date of Patent: December 10, 2013
    Assignee: Hitachi, Ltd.
    Inventors: Masaharu Kinoshita, Yoshitaka Sasago, Norikatsu Takaura
  • Publication number: 20130320283
    Abstract: A method of forming an array of memory cells includes forming lines of covering material that are elevationally over and along lines of spaced sense line contacts. Longitudinal orientation of the lines of covering material is used in forming lines comprising programmable material and outer electrode material that are between and along the lines of covering material. The covering material is removed over the spaced sense line contacts and the spaced sense line contacts are exposed. Access lines are formed. Sense lines are formed that are electrically coupled to the spaced sense line contacts. The sense lines are angled relative to the lines of spaced sense line contacts and relative to the access lines. Other embodiments, including structure independent of method, are disclosed.
    Type: Application
    Filed: May 31, 2012
    Publication date: December 5, 2013
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Scott E. Sills, D. V. Nirmal Ramaswamy
  • Publication number: 20130320284
    Abstract: A resistive random access memory (ReRAM) cell, comprising a first conductive electrode and a dielectric storage material layer over the first conductive electrode. The dielectric storage material layer is conducive to the formation of conductive filaments during the application of a filament forming voltage to the cell. The cell includes a second conductive electrode over the dielectric storage material layer and an interface region comprising a plurality of interspersed field focusing features that are not photo-lithographically defined. The interface region is located between the first conductive electrode and the dielectric storage material layer or between the dielectric storage material layer and the second conductive electrode.
    Type: Application
    Filed: June 1, 2012
    Publication date: December 5, 2013
    Inventors: Feng Zhou, Frank K. Baker, JR., Ko-Min Chang, Cheong Min Hong
  • Publication number: 20130320288
    Abstract: Some embodiments include semiconductor constructions having an electrically conductive interconnect with an upper surface, and having an electrically conductive structure over the interconnect. The structure includes a horizontal first portion along the upper surface and a non-horizontal second portion joined to the first portion at a corner. The second portion has an upper edge. The upper edge is offset relative to the upper surface of the interconnect so that the upper edge is not directly over said upper surface. Some embodiments include memory arrays.
    Type: Application
    Filed: May 29, 2012
    Publication date: December 5, 2013
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Andrea Redaelli, Cinzia Perrone
  • Publication number: 20130320285
    Abstract: A resistive random access memory (ReRAM) cell comprising a first conductive electrode and a dielectric storage material layer over the first conductive electrode. The dielectric storage material layer is conducive to the formation of conductive filaments during the application of a filament forming voltage to the cell. The cell includes a second conductive electrode over the dielectric storage material layer and a layer of conductive nanoclusters (911, 1211) including a plurality of nanoclusters in contact with the dielectric storage material layer and in contact with the first conductive electrode or the second conductive electrode.
    Type: Application
    Filed: June 1, 2012
    Publication date: December 5, 2013
    Inventors: Feng Zhou, Frank K. Baker, JR., Ko-Min Chang, Cheong Min Hong
  • Patent number: 8598562
    Abstract: The present disclosure includes memory cell structures and method of forming the same. One such memory cell includes a first electrode having sidewalls angled less than 90 degrees in relation to a bottom surface of the first electrode, a second electrode, including an electrode contact portion of the second electrode, having sidewalls angled less than 90 degrees in relation to the bottom surface of the first electrode, wherein the second electrode is over the first electrode, and a storage element between the first electrode and the electrode contact portion of the second electrode.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: December 3, 2013
    Assignee: Micron Technology, Inc.
    Inventor: Scott E. Sills
  • Patent number: 8598563
    Abstract: A phase-change material, which has a high crystallization temperature and is superior in thermal stability of the amorphous phase, which has a composition of the general chemical formula GexMyTe100-x-y wherein M indicates one type of element which is selected from the group which comprises Al, Si, Cu, In, and Sn, x is 5.0 to 50.0 (at %) and y is 4.0 to 45.0 (at %) in range, and x and y are selected so that 40 (at %)?x+y?60 (at %). This phase-change material further contains, as an additional element L, at least one type of element L which is selected from the group which comprises N, O, Al, Si, P, Cu, In, and Sn in the form of GexMyLzTe100-x-y-z wherein z is selected so that 40 (at %)?x+y+z?60 (at %).
    Type: Grant
    Filed: September 9, 2010
    Date of Patent: December 3, 2013
    Assignee: Tohoku University
    Inventors: Yuji Sutou, Junichi Koike, Yuta Saito, Toshiya Kamada
  • Publication number: 20130313511
    Abstract: A memory cell array and a resistive variable memory device including the memory cell array are provided. The memory cell array includes a memory group. The memory cell array includes a pair of word lines, an inter-pattern insulating layer interposed between the pair of word lines, and a plurality of active pillars, each having one side contacted with the inter-pattern insulating layer and other sides surrounded by the word line.
    Type: Application
    Filed: August 31, 2012
    Publication date: November 28, 2013
    Inventors: Sung Cheoul KIM, Kang Sik Choi
  • Patent number: 8592796
    Abstract: A phase-change random access memory device includes a semiconductor substrate, an interlayer dielectric layer formed over the semiconductor substrate and having contact holes defined therein, metal contacts formed in the contact holes, an ohmic contact layer formed over the metal contacts and having recesses defined therein, and switching elements formed over the recesses of the ohmic contact layer.
    Type: Grant
    Filed: December 15, 2011
    Date of Patent: November 26, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Myoung Sul Yoo, Jae Min Oh, Ky Hyun Han
  • Patent number: 8592793
    Abstract: A non-volatile memory device includes a plurality of pillars, where each of the plurality of pillars contains a non-volatile memory cell containing a steering element and a storage element and at least one of a top corner or a bottom corner of each of the plurality of pillars is rounded. A method of making non-volatile memory device includes forming a stack of device layers, and patterning the stack to form a plurality of pillars, where each of the plurality of pillars contains a non-volatile memory cell that contains a steering element and a storage element, and where at least one of top corner or bottom corner of each of the plurality of pillars is rounded.
    Type: Grant
    Filed: May 4, 2011
    Date of Patent: November 26, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Xiying Chen, Huiwen Xu, Chuanbin Pan
  • Patent number: 8592795
    Abstract: Various embodiments include a memory device and methods of forming the same. The memory device can include an electrode coupled to one or more memory elements, to store information. The electrode may comprise a number of metals, where a first one of the metals has a Gibbs free energy for oxide formation lower than the Gibbs free energy of oxidation of a second one of the metals.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: November 26, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Gurtej S. Sandhu, Eugene P. Marsh
  • Patent number: 8592791
    Abstract: In various embodiments, electronic devices containing switchably conductive silicon oxide as a switching element are described herein. The electronic devices are two-terminal devices containing a first electrical contact and a second electrical contact in which at least one of the first electrical contact or the second electrical contact is deposed on a substrate to define a gap region therebetween. A switching layer containing a switchably conductive silicon oxide resides in the gap region between the first electrical contact and the second electrical contact. The electronic devices exhibit hysteretic current versus voltage properties, enabling their use in switching and memory applications. Methods for configuring, operating and constructing the electronic devices are also presented herein.
    Type: Grant
    Filed: August 2, 2010
    Date of Patent: November 26, 2013
    Assignee: William Marsh Rice University
    Inventors: James M. Tour, Jun Yao, Douglas Natelson, Lin Zhong, Tao He
  • Patent number: 8592794
    Abstract: A resistance random access memory element includes a first electrode, an insulating layer, a diffusing metal layer, and a second electrode superimposed in sequence. The insulating layer includes a plurality of pointed electrodes. A method for making a resistance random access memory element includes growing and forming an insulating layer on a surface of a first electrode. A diffusing metal layer is formed on a surface of the insulating layer. A second electrode is mounted on a surface of the diffusing metal layer. A negative pole and a positive pole of a driving voltage are connected with the first and second electrodes, respectively. The diffusing metal in the diffusing metal layer is oxidized into metal ions by the driving voltage. The metal ions are driven into the insulating layer and form a plurality of pointed electrodes after reduction.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: November 26, 2013
    Assignee: National Sun Yat-Sen University
    Inventors: Ting-Chang Chang, Po-Chun Yang, Yu-Shih Lin, Shih-Ching Chen, Fu-Yen Jian
  • Patent number: 8592619
    Abstract: The invention relates to compounds comprising a cycloalkyne or heterocycloalkyne group and a redox group. Said compounds are of general formula (I) wherein Z is a cycloalkyne or heterocycloalkyne with at least 8 links, optionally substituted by a halogen atom or a linear or branched C1 to C5 alkyl, A is an organic structure having oxidation-reduction properties, and B is an organic link between the cycloalkyne or heterocycloalkyne cycle and the organic structure A. The invention is especially applicable to the field of molecular electronics.
    Type: Grant
    Filed: March 16, 2010
    Date of Patent: November 26, 2013
    Assignee: Commissariat a L'Energie Atomique et aux Enerigies Alternatives
    Inventors: Guillaume Delapierre, Regis Barattin, Aude Bernardin, Isabelle Texier-Nogues
  • Patent number: 8592790
    Abstract: A phase-change random access memory (PCRAM) device includes a semiconductor substrate; switching elements formed on the semiconductor substrate; a plurality of phase-change structures formed on the switching elements; and heat absorption layers buried between the plurality of phase-change structures, wherein the plurality of phase-change structures are insulated from the heat absorption layers.
    Type: Grant
    Filed: June 6, 2012
    Date of Patent: November 26, 2013
    Assignee: SK hynix Inc.
    Inventor: Nam Kyun Park
  • Patent number: 8586958
    Abstract: A switching element includes: a first electrode supplying metal ions; a second electrode less ionizable than the first electrode; and an ion conducting layer arranged between the first electrode and the second electrode and containing a metal oxide that can conduct the metal ions. The ion conducting layer includes two or more layers of different types, and one of the ion conducting layers that is closest to the first electrode has a larger diffusion coefficient for the metal ions than that of the other ion conducting layer(s).
    Type: Grant
    Filed: January 8, 2010
    Date of Patent: November 19, 2013
    Assignee: NEC Corporation
    Inventors: Toshitsugu Sakamoto, Yukihide Tsuji, Munehiro Tada
  • Publication number: 20130299763
    Abstract: A variable resistance memory device that includes a first electrode, a second electrode, a variable resistance layer interposed between the first electrode and a second electrode. A metal oxide electrode is interposed between the first electrode and the variable resistance layer, and the metal oxide electrode does not include a nitrogen constituent.
    Type: Application
    Filed: September 14, 2012
    Publication date: November 14, 2013
    Inventors: Ji-Won MOON, Sung-Hoon LEE, Sook-Joo KIM
  • Patent number: 8581363
    Abstract: A phase change memory device includes a vertically-stacked capacitor structure having large capacitance and small area. The phase change memory device includes a phase change memory structure, and the vertically-stacked capacitor structure electrically connected to the phase change memory structure and comprising a first capacitor and a second capacitor that are stacked and electrically connected in parallel to each other.
    Type: Grant
    Filed: March 29, 2012
    Date of Patent: November 12, 2013
    Assignee: Samsung Electronics Co., Ltd
    Inventor: Tae-eung Yoon
  • Patent number: 8581224
    Abstract: Some embodiments include memory cells which contain, in order; a first electrode material, a first metal oxide material, a second metal oxide material, and a second electrode material. The first metal oxide material has at least two regions which differ in oxygen concentration relative to one another. One of the regions is a first region and another is a second region. The first region is closer to the first electrode material than the second region, and has a greater oxygen concentration than the second region. The second metal oxide material includes a different metal than the first metal oxide material. Some embodiments include methods of forming memory cells in which oxygen is substantially irreversibly transferred from a region of a metal oxide material to an oxygen-sink material. The oxygen transfer creates a difference in oxygen concentration within one region of the metal oxide material relative to another.
    Type: Grant
    Filed: January 20, 2012
    Date of Patent: November 12, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Gurtej S. Sandhu, Bhaskar Srinivasan
  • Patent number: 8581364
    Abstract: Provided are resistance memory devices and methods of forming the same. The resistance memory devices include a first electrode and a second electrode on a substrate, a transition metal oxide layer interposed between the first electrode and the second electrode, an electrolyte layer interposed between the second electrode and the transition metal oxide layer, and conductive bridges having one end that is electrically connected to the second electrode on the electrolyte.
    Type: Grant
    Filed: December 8, 2010
    Date of Patent: November 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: KyungTae Nam, Ingyu Baek
  • Patent number: 8575585
    Abstract: A memristive device includes a first electrode, a second electrode crossing the first electrode at a non-zero angle, and an active region disposed between the first and second electrodes. The active region has a controlled defect profile throughout its thickness.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: November 5, 2013
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Jianhua Yang, Qiangfei Xia, Alexandre M. Bratkovski
  • Patent number: 8575588
    Abstract: A method for forming a phase change memory cell (PCM) includes forming a heater for the phase change memory and forming a phase change structrure electrically coupled to the heater. The forming a heater includes siliciding a material including silicon to form a silicide structure, wherein the heater includes at least a portion of the silicide structure. The phase change structure exhibits a first resistive value when in a first phase state and exhibits a second resistive value when in a second phase state. The silicide structure produces heat when current flows through the silicide structure for changing the phase state of the phase change structure.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: November 5, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Leo Mathew, Dharmesh Jawarani, Tushar P. Merchant, Ramachandran Muralidhar
  • Publication number: 20130285003
    Abstract: A phase change memory cell includes a first electrode having a cylindrical portion. A dielectric material having a cylindrical portion is longitudinally over the cylindrical portion of the first electrode. Heater material is radially inward of and electrically coupled to the cylindrical portion of the first electrode. Phase change material is over the heater material and a second electrode is electrically coupled to the phase change material. Other embodiments are disclosed, including methods of forming memory cells which include first and second electrodes having phase change material and heater material in electrical series there-between.
    Type: Application
    Filed: April 30, 2012
    Publication date: October 31, 2013
    Applicant: Micron Technology, Inc.
    Inventor: Damon E. Van Gerpen
  • Patent number: 8569729
    Abstract: A phase change memory includes a volume of phase change material disposed between, and coupled to, two electrodes, with the composition of a region of at least one of the two electrodes or phase change material having been compositionally altered to reduce the programmed volume of the phase change material.
    Type: Grant
    Filed: June 20, 2011
    Date of Patent: October 29, 2013
    Assignee: Ovonyx, Inc.
    Inventor: Jim Ricker
  • Patent number: 8563961
    Abstract: Disclosed are a semiconductor storage device and a method for manufacturing the semiconductor storage device, whereby the bit cost of memory using a variable resistance material is reduced.
    Type: Grant
    Filed: December 13, 2010
    Date of Patent: October 22, 2013
    Assignee: Hitachi, Ltd.
    Inventors: Yoshitaka Sasago, Akio Shima, Satoru Hanzawa, Takashi Kobayashi, Masaharu Kinoshita, Norikastsu Takaura
  • Patent number: 8558213
    Abstract: A vertical phase change memory cell (2) has an active region (24) of phase change memory material defined either by providing a contact extending only over part of the phase change memory material or an insulating layer exposing only part of the phase change memory material. There may be more than one active region (24) per cell allowing more than one bit of data to be stored in each cell.
    Type: Grant
    Filed: March 30, 2009
    Date of Patent: October 15, 2013
    Assignee: NXP B.V.
    Inventor: Ludovic R. A. Goux
  • Patent number: 8557685
    Abstract: Memory cells, and methods of forming such memory cells, are provided that include a carbon-based reversible resistivity switching material. In particular embodiments, methods in accordance with this invention form a memory cell by (a) depositing a layer of the carbon material above a substrate; (b) doping the deposited carbon layer with a dopant; (c) depositing a layer of the carbon material over the doped carbon layer; and (d) iteratively repeating steps (b) and (c) to form a stack of doped carbon layers having a desired thickness. Other aspects are also provided.
    Type: Grant
    Filed: August 5, 2009
    Date of Patent: October 15, 2013
    Assignee: SanDisk 3D LLC
    Inventor: Huiwen Xu
  • Patent number: 8558210
    Abstract: A resistive non-volatile memory cell with a bipolar junction transistor (BJT) access device formed in conjunction with the entire memory cell. The memory cell includes a substrate acting as a collector, a semiconductor base layer acting as a base, and a semiconductor emitter layer acting as an emitter. Additionally, metal plugs and the phase change memory element are formed above the BJT access device while the emitter, metal plugs, and phase change memory element are contained within an insulating region. In one embodiment of the invention, a spacer layer is formed and the emitter layer is contained within the protective spacer layer. The spacer layer is contained within the insulating region.
    Type: Grant
    Filed: April 18, 2012
    Date of Patent: October 15, 2013
    Assignee: International Business Machines Corporation
    Inventors: Bipin Rajendran, Tak H. Ning, Chung H. Lam
  • Patent number: 8551805
    Abstract: A phase-change memory device includes a word line on a substrate and a phase-change memory cell on the word line and comprising a phase-change material pattern. The device also includes a non-uniform conductivity layer pattern comprising a conductive region on the phase-change material pattern and a non-conductive region contiguous therewith. The device further includes a bit line on the conductive region of the non-uniform conductivity layer pattern. In some embodiments, the phase-change memory cell may further include a diode on the word line, a heating electrode on the diode and wherein the phase-change material layer is disposed on the heating electrode. An ohmic contact layer and a contact plug may be disposed between the diode and the heating electrode.
    Type: Grant
    Filed: May 11, 2012
    Date of Patent: October 8, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Doo-Hwan Park, Kyung-Min Chung
  • Patent number: 8551852
    Abstract: A semiconductor memory device includes a word line interconnect layer having a plurality of word lines extending in a word line direction and a bit line interconnect layer having a plurality of bit lines extending in a bit line direction alternately stacked on a silicon substrate. A variable resistance film is disposed between the word line and the bit line. A first pin diode extending in the word line direction is provided between the word line and the variable resistance film, and a second pin diode extending in the bit line direction is provided between the bit line and the variable resistance film. A region of an upper surface of the pin diode other than an immediately underlying region of the variable resistance film is located lower than the immediately underlying region.
    Type: Grant
    Filed: October 20, 2011
    Date of Patent: October 8, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kenji Aoyama
  • Patent number: 8552414
    Abstract: An electronically scannable multiplexing device is capable of addressing multiple bits within a volatile or non-volatile memory cell. The multiplexing device generates an electronically scannable conducting channel with two oppositely formed depletion regions. The depletion width of each depletion region is controlled by a voltage applied to a respective control gate at each end of the multiplexing device. The present multi-bit addressing technique allows, for example, 10 to 100 bits of data to be accessed or addressed at a single node. The present invention can also be used to build a programmable nanoscale logic array or for randomly accessing a nanoscale sensor array.
    Type: Grant
    Filed: February 16, 2012
    Date of Patent: October 8, 2013
    Assignee: International Business Machines Corporation
    Inventors: Hemantha Kumar Wickramasinghe, Kailash Gopalakrishnan
  • Patent number: 8547721
    Abstract: Disclosed is a resistive memory device. In the resistive memory device, at least one variable resistance region and at least one switching device may be horizontally apart from each other, rather than being disposed on the same vertical axis. At least one intermediate electrode, which electrically connects the at least one variable resistance region and the at least one switching device, may be between the at least one variable resistance region and the at least one switching device.
    Type: Grant
    Filed: April 13, 2009
    Date of Patent: October 1, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seungeon Ahn, Kihwan Kim, Changjung Kim, Myungjae Lee, Bosoo Kang, Changbum Lee
  • Patent number: 8546785
    Abstract: A memristive device includes a first electrode and a second electrode crossing the first electrode at a non-zero angle. An active region is disposed between the first and second electrodes. The active region has defects therein. Graphene or graphite is disposed between the active region and the first electrode and/or between the active region and the second electrode.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: October 1, 2013
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Jianhua Yang, Feng Miao, Wei Wu, Shih-Yuan Wang, R. Stanley Williams
  • Patent number: 8546783
    Abstract: A semiconductor device and a method of manufacturing the same with easy formation of a phase change film is realized, realizing high integration and using a phase change film as a memory element. Between a MISFET of a region forming one memory cell and an adjoining MISFET, each MISFET source adjoins in the front surface of an insulating semiconductor substrate. A multi-layer structure of a phase change film and electric conduction film of specific resistance lower than the specific resistance is formed in plan view of the front surface of a semiconductor substrate ranging over each source of both MISFETs, and a plug is stacked thereon. The multi-layer structure functions as a wiring extending and existing in parallel on the surface of the semiconductor substrate, and an electric conduction film sends current in a parallel direction on the surface of the semiconductor substrate.
    Type: Grant
    Filed: July 3, 2012
    Date of Patent: October 1, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Masahiro Moniwa, Nozomu Matsuzaki, Riichiro Takemura
  • Patent number: 8546778
    Abstract: Resistance variable memory cells and methods are described herein. One or more methods of forming a resistance variable memory cell include forming a silicide material on a terminal of a select device associated with the resistance variable memory cell, forming a modified region of the silicide material by modifying a resistivity of a region of the silicide material, forming a conductive element on at least a portion of the modified region, and forming a resistance variable material on the conductive element.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: October 1, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Federica Zanderigo, Andrea P. Marchelli, Fabio Pellizzer
  • Patent number: 8546231
    Abstract: Some embodiments include methods of forming memory cells. A stack includes ovonic material over an electrically conductive region. The stack is patterned into rails that extend along a first direction. The rails are patterned into pillars. Electrically conductive lines are formed over the ovonic material. The electrically conductive lines extend along a second direction that intersects the first direction. The electrically conductive lines interconnect the pillars along the second direction. Some embodiments include a memory array having first electrically conductive lines extending along a first direction. The lines contain n-type doped regions of semiconductor material. Pillars are over the first conductive lines and contain mesas of the n-type doped regions together with p-type doped regions and ovonic material. Second electrically conductive lines are over the ovonic material and extend along a second direction that intersects the first direction.
    Type: Grant
    Filed: November 17, 2011
    Date of Patent: October 1, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Fabio Pellizzer, Roberto Bez, Lorenzo Fratin
  • Patent number: 8546786
    Abstract: A nonvolatile memory device includes: a substrate; a stacked structure member including a plurality of dielectric films and a plurality of electrode films alternately stacked on the substrate and including a through-hole penetrating through the plurality of the dielectric films and the plurality of the electrode films in a stacking direction of the plurality of the dielectric films and the plurality of the electrode films; a semiconductor pillar provided in the through-hole; and a charge storage layer provided between the semiconductor pillar and each of the plurality of the electrode films. At least one of the dielectric films includes a film generating one of a compressive stress and a tensile stress, and at least one of the electrode films includes a film generating the other of the compressive stress and the tensile stress.
    Type: Grant
    Filed: January 6, 2012
    Date of Patent: October 1, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yasuhito Yoshimizu, Fumiki Aiso, Atsushi Fukumoto, Takashi Nakao
  • Publication number: 20130248796
    Abstract: According to one embodiment, a nonvolatile memory device includes a first wiring layer. The device includes a second wiring layer intersecting with the first wiring layer. And the device includes a first memory layer provided at a position where the first wiring layer and the second wiring layer intersect. And the first memory layer contacts with the first wiring layer, and the first wiring layer is a layer which is capable of supplying a metal ion to the first memory layer.
    Type: Application
    Filed: August 31, 2012
    Publication date: September 26, 2013
    Inventor: Hideki INOKUMA
  • Publication number: 20130248806
    Abstract: A variable resistance memory device includes a first electrode, a second electrode, a first variable resistance layer formed over the first electrode and including at least two kinds of metal oxides, and a second variable resistance layer interposed between the first variable resistance layer and the second electrode and including a metal oxide.
    Type: Application
    Filed: September 14, 2012
    Publication date: September 26, 2013
    Inventor: Choon-Kun RYU
  • Publication number: 20130248795
    Abstract: According to one embodiment, a nonvolatile memory device includes a first function layer. The first function layer includes a first electrode layer, a second electrode layer, and a variable resistance layer. The second electrode layer is opposed to the first electrode layer. The variable resistance layer is provided between the first electrode layer and the second electrode layer. Resistance state of the variable resistance layer is variable. The first function layer includes a first intermediate layer. The first intermediate layer is provided between the first electrode layer and the variable resistance layer. The first intermediate layer contacts the first electrode layer and the variable resistance layer.
    Type: Application
    Filed: August 31, 2012
    Publication date: September 26, 2013
    Inventors: Kensuke Takahashi, Kotaro Fujii
  • Patent number: 8541775
    Abstract: A schottky diode, a resistive memory device including the schottky diode and a method of manufacturing the same. The resistive memory device includes a semiconductor substrate including a word line, a schottky diode formed on the word line, and a storage layer formed on the schottky diode. The schottky diode includes a first semiconductor layer, a conductive layer formed on the first semiconductor layer and having a lower work function than the first semiconductor layer, and a second semiconductor layer formed on the to conductive layer.
    Type: Grant
    Filed: December 20, 2011
    Date of Patent: September 24, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventors: Seung Beom Baek, Young Ho Lee, Jin Ku Lee, Mi Ri Lee