Stacked Patents (Class 361/790)
  • Patent number: 8400780
    Abstract: Stacked microfeature devices and associated methods of manufacture are disclosed. A package in accordance with one embodiment includes first and second microfeature devices having corresponding first and second bond pad surfaces that face toward each other. First bond pads can be positioned at least proximate to the first bond pad surface and second bond pads can be positioned at least proximate to the second bond pad surface. A package connection site can provide electrical communication between the first microfeature device and components external to the package. A wirebond can be coupled between at least one of the first bond pads and the package connection site, and an electrically conductive link can be coupled between the first microfeature device and at least one of the second bond pads of the second microfeature device. Accordingly, the first microfeature device can form a portion of an electrical link to the second microfeature device.
    Type: Grant
    Filed: June 22, 2010
    Date of Patent: March 19, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Mung Suan Heng, Kok Chua Tan, Vince Chan Seng Leong, Mark S. Johnson
  • Patent number: 8389870
    Abstract: A multi layer interconnecting substrate has at least two spaced apart metal layers with a conductive pad on each one of the metal layers. Two different types of insulating layers are placed between the metal layers. The placement is such that one of the two different types of insulating layers is placed between the conductive pads and the other type of insulating layer is placed between the two spaced apart metal layers.
    Type: Grant
    Filed: March 9, 2010
    Date of Patent: March 5, 2013
    Assignee: International Business Machines Corporation
    Inventors: Kevin Bills, Mahesh Bohra, Jinwoo Choi, Tae Hong Kim, Rohan Mandrekar
  • Patent number: 8391018
    Abstract: An electronic system includes a system board and a packaging substrate mounted on the system board. One or more semiconductor dies are mounted on the packaging substrate and coupled to the system board. The system also includes one or more semiconductor die-based packaging interconnects between the system board and the packaging substrate. The semiconductor die-based packaging interconnect has a first face coupled to the system board and a second face coupled to the packaging substrate. Through silicon vias located in the semiconductor die-based packaging interconnect enable communication between the system board and the one or more semiconductor dies. The semiconductor die-based packaging interconnects may include passive devices, active devices, and/or circuitry. For example, the semiconductor die-based packaging interconnect may provide impedance matching, decoupling capacitance, and/or amplifiers for minimizing insertion loss.
    Type: Grant
    Filed: September 28, 2009
    Date of Patent: March 5, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Arvind Chandrasekaran, Jonghae Kim
  • Patent number: 8391022
    Abstract: A mezzanine board alignment and mounting device includes a multi-stage pin connected to a main board near a mezzanine board connector disposed on the main board. The multistage pin includes a base adapted to connect to the main board, a point distal to the base adapted to pass through an opening on a mezzanine board, and a support disposed between the base and the point. A diameter of the point widens towards the support. A diameter of the support is wider than a diameter of the opening. When the point is fully inserted through the opening in the mezzanine board, the mezzanine board is aligned properly to connect with the mezzanine board connector on the main board.
    Type: Grant
    Filed: March 6, 2008
    Date of Patent: March 5, 2013
    Assignee: Oracle America, Inc.
    Inventors: Timothy W. Olesiewicz, David W. Hartwell, Brett C. Ong
  • Patent number: 8379406
    Abstract: Disclosed herein are a package and a method for manufacturing the same. The package includes: a first package including a first printed circuit board having a first surface and a second surface and having a first die mounted on the first surface, the first die having a through silicon via; a second package including a second printed circuit board having a first surface and a second surface and having a second die mounted on the first surface, the second die having a through silicon via; first external connecting terminals electrically interconnecting the first surface of the first printed circuit and the first surface of the second printed circuit disposed to be opposite to each other; and first connecting bumps electrically interconnecting the first and second dice. Therefore, power signals are independently applied to each of the dice, thereby making it possible to improve power stability of each of the dice.
    Type: Grant
    Filed: February 25, 2011
    Date of Patent: February 19, 2013
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventor: Heung Ku Kim
  • Patent number: 8379409
    Abstract: A touch panel is characterized in that one side of a top panel protrudes beyond a side of a bottom panel, signals of sensing areas or conductive layer on the top panel for sensing capacitive variation or voltage variation are transmitted to a bottom surface of the protruded side, signals of sensing areas or conductive layer on the bottom panel for sensing capacitive variation or voltage variation are transmitted to a bottom surface of the top panel through conductive adhesives and to the bottom surface of the protruded side, and the top panel has a flexible PCB formed on the bottom surface of the protruded side to receive those signals. As the flexible PCB is not sandwiched between the top and bottom panels, all layers of the touch panel can be uniformly and tightly bonded and touch insensitivity caused by air penetration into the touch panel can be prevented.
    Type: Grant
    Filed: December 10, 2010
    Date of Patent: February 19, 2013
    Assignee: DerLead Investment Ltd.
    Inventor: Jane Hsu
  • Patent number: 8379400
    Abstract: An interposer mounted wiring board includes a wiring board including outermost wiring layers respectively on both surfaces thereof, the outermost wiring layers being electrically connected to each other through an inside of the board, and first and second interposers electrically connected to the outermost wiring layers on the both surfaces of the board, respectively. Each of the first and second interposers has a value of a coefficient of thermal expansion (CTE), the value being equal or close to a value of a CTE of a corresponding one of first and second electronic components to be mounted respectively on the first and second interposers. The base member of each of the interposers is preferably formed of silicon, and the base member of the wiring board is preferably formed of resin. Further, the electronic components are mounted respectively on surfaces of the interposers and thus form a semiconductor device, the surfaces being opposite to the surfaces of the interposers facing the wiring board.
    Type: Grant
    Filed: October 4, 2010
    Date of Patent: February 19, 2013
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventor: Masahiro Sunohara
  • Patent number: 8362366
    Abstract: A circuit board includes a foil circuit provided on a synthetic resin plate formed by injection molding, made of a copper foil, and having a pattern different for the circuit board. Anchor pins projecting upward are provided on the resin plate and passed through pinholes made in the foil circuit. The foil circuit is positioned and secured to the resin plate. In a required portion of the resin plate, a terminal insertion hole is provided, and a receiving terminal is secured to the required portion of the terminal insertion hole and connected to the foil circuit.
    Type: Grant
    Filed: January 13, 2011
    Date of Patent: January 29, 2013
    Assignee: Mitsubishi Cable Industries, Ltd.
    Inventors: Tsugio Ambo, Satoru Fujiwara, Yoshikatsu Hasegawa, Chihiro Nakagawa, Takeshi Ono, Atsushi Urushidani, Tooru Kashioka, Katsuji Shimazawa
  • Patent number: 8355262
    Abstract: An electronic component is provided between at least two wiring boards. An electrode of the electronic component is electrically connected to at least one of the wiring boards. Also, the wiring boards and are electrically connected to each other. Additionally, the gap between the wiring boards and is sealed with a resin. The electronic component built-in substrate is featured in that a bonding pad formed on one of the wiring boards and is electrically connected to an electrode of the electronic component by a bonding wire, and that at least a connection portion between the electrode of the electronic component and the bonding wire is coated with a protection material.
    Type: Grant
    Filed: December 17, 2007
    Date of Patent: January 15, 2013
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Akinobu Inoue, Haruo Sorimachi
  • Patent number: 8345441
    Abstract: A microelectronic assembly can include first and second microelectronic packages mounted to respective first and second opposed surfaces of a circuit panel. Each microelectronic package can include a substrate having first and second apertures extending between first and second surfaces thereof, first and second microelectronic elements each having a surface facing the first surface of the substrate and a plurality of contacts at the surface of the respective microelectronic element aligned with at least one of the apertures, a plurality of terminals exposed at the second surface in a central region thereof, and leads electrically connected between the contacts of each microelectronic element and the terminals. The apertures of each substrate can have first and second parallel axes extending in directions of the lengths of the respective apertures. The terminals of each microelectronic package can be configured to carry all of the address signals transferred to the respective microelectronic package.
    Type: Grant
    Filed: December 27, 2011
    Date of Patent: January 1, 2013
    Assignee: Invensas Corporation
    Inventors: Richard Dewitt Crisp, Wael Zohni, Belgacem Haba, Frank Lambrecht
  • Patent number: 8339797
    Abstract: A package substrate includes a main package body including a first principal surface on which an IC is mounted, and a second principal surface, opposed to the first principal surface, on which first bonding materials for mounting are provided. An internal circuit is provided within the main package body and connected to the first bonding materials. A sub-package is arranged on the second principal surface and includes electronic components embedded therein. A thickness direction dimension being the distance from the second principal surface to a portion of the sub-package most distant from the second principal surface, is not more than a thickness direction dimension being the distance from the second principal surface to an edge of the first bonding material at the second principal surface.
    Type: Grant
    Filed: March 12, 2010
    Date of Patent: December 25, 2012
    Assignee: Murata Manufacturing Co., Ltd.
    Inventors: Atsuyoshi Maeda, Shingo Ito, Satoru Noda
  • Patent number: 8335086
    Abstract: A top panel, which is disposed to face a module board with an electronic component therebetween, includes a resin layer and a metal layer, and has an insulating characteristic. The metal layer includes a metal layer formed at a front side of the resin layer and a metal layer formed at a rear side of the resin layer. With this structure, in reflow soldering performed in mounting a semiconductor module on a main board, warp which is caused, under temperature change, in the top panel due to difference in coefficient of thermal expansion between the resin layer and the metal layer formed at the front side of the resin layer is cancelled by warp which is caused, under temperature change, in the top panel due to difference in coefficient of thermal expansion between the resin layer and the metal layer formed at the rear side of the resin layer, whereby warp of the top panel is eliminated.
    Type: Grant
    Filed: January 11, 2010
    Date of Patent: December 18, 2012
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Masahiro Murakami, Masahiko Kushino, Akiteru Deguchi, Yoshihisa Amano
  • Patent number: 8315068
    Abstract: Integrated circuit die stacks having a first die mounted upon a substrate, the first die manufactured to be initially identical to a second die with a plurality of through silicon vias (‘TSVs’), the first die personalized by blowing fuses on the first die, converting the TSVs previously connected through the blown fuses into pass-through vias (‘PTVs’), each PTV implementing a conductive pathway through the first die with no connection to any circuitry on the first die; and the second die, manufactured to be initially identical to the first die and later personalized by blowing fuses on the second die, the second die mounted upon the first die so that the PTVs in the first die connect signal lines from the substrate through the first die to TSVs in the second die.
    Type: Grant
    Filed: November 12, 2009
    Date of Patent: November 20, 2012
    Assignee: International Business Machines Corporation
    Inventors: Jimmy G. Foster, Sr., Kyu-Hyoun Kim
  • Patent number: 8309397
    Abstract: A method for fabricating an encapsulant cavity integrated circuit package system includes: providing an interposer; forming a first integrated circuit package with an inverted bottom terminal having an encapsulant cavity and the interposer; and attaching a component on the interposer in the encapsulant cavity.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: November 13, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Il Kwon Shim, Byung Joon Han, Kambhampati Ramakrishna, Seng Guan Chow
  • Patent number: 8310835
    Abstract: This relates to systems and methods for providing one or more vias through a module of an electrical system. For example, in some embodiments, the module can include one or more passive and/or active elements of the electrical system around which a packaging has been plastic molded. The module can be stacked under another component of the electrical system. Vias can then be provided that extend through the module. The vias can include, for example, electrically conductive pathways. In this manner, the vias can provide electrical pathways for coupling the component stacked on top of the module to other entities of an electronic device including the electrical system. For example, the component can be coupled to other entities such as other components, other modules, printed circuit boards, other electrical systems, or to any other suitable entity.
    Type: Grant
    Filed: April 28, 2010
    Date of Patent: November 13, 2012
    Assignee: Apple Inc.
    Inventors: Gloria Lin, Bryson Gardner, Jr., Joseph Fisher, Jr., Dennis Pyper, Amir Salehi
  • Patent number: 8310841
    Abstract: Integrated circuit die stacks having a first die mounted upon a substrate, the first die manufactured to be initially identical to a second die with a plurality of through silicon vias (‘TSVs’), the first die personalized by opening switches on the first die, converting the TSVs previously connected through the open switches into pass-through vias (‘PTVs’), each PTV implementing a conductive pathway through the first die with no connection to any circuitry on the first die; and the second die, manufactured to be initially identical to the first die and later personalized by opening switches on the second die, the second die mounted upon the first die so that the PTVs in the first die connect signal lines from the substrate through the first die to TSVs in the second die.
    Type: Grant
    Filed: November 12, 2009
    Date of Patent: November 13, 2012
    Assignee: International Business Machines Corporation
    Inventors: Jimmy G. Foster, Sr., Kyu-Hyoun Kim
  • Patent number: 8289728
    Abstract: An interconnect board for interconnecting and arranged between a first circuit board and a second circuit board, the interconnect board includes a first conductive plate including a first connection terminal, a first insulating member wrapping the first conductive plate except for the first connection terminal, a second conductive plate including a second connection terminal, a second insulating member wrapping the second conductive plate except for the second connection terminal, an insulating substrate arranged between the first insulating member and the second insulating member, and a conductive member penetrating the first insulating member, the second insulating member and the insulating substrate.
    Type: Grant
    Filed: September 22, 2010
    Date of Patent: October 16, 2012
    Assignee: Fujitsu Limited
    Inventor: Masateru Koide
  • Patent number: 8274786
    Abstract: An I/O housing holds an I/O port and is pivotable between a housed position, wherein the I/O housing is held snugly flat in a chassis of the computer, and an extended position, wherein the port end of the housing is distanced from the chassis. The I/O housing can mechanically engage an I/O device with the port establishing communication between the I/O device and the computer processor.
    Type: Grant
    Filed: October 23, 2009
    Date of Patent: September 25, 2012
    Assignee: Lenovo (Singapore) Pte. Ltd.
    Inventors: Richard Sapper, Peter Geoffrey Gaucher, Howard Jeffrey Locker, Michael Terrell Vanover, Shigeki Mori, Tomoyuki Takahashi, Hidenori Kinoshita
  • Patent number: 8270176
    Abstract: An integrated circuit package system includes: providing a substrate; mounting an integrated circuit above the substrate; connecting an interposer to the integrated circuit with a wire-in-film adhesive; connecting an exposed interconnect having an upper surface to the substrate; and encapsulating the integrated circuit with an encapsulation.
    Type: Grant
    Filed: August 8, 2008
    Date of Patent: September 18, 2012
    Assignee: STATS ChipPAC Ltd.
    Inventors: Reza Argenty Pagaila, Byung Tai Do, Linda Pei Ee Chua
  • Patent number: 8270174
    Abstract: A hardware protection system is integrated into a circuit carrier. As a result, a sensor system, which is integrated into the circuit carrier in the form of printed circuit boards, which can be produced by means of the traditional high-tech printed circuit board technology and can be equipped with and processed on traditional insertion lines of electronic module installations, is obtained.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: September 18, 2012
    Assignee: Siemens Aktiengesellschaft
    Inventor: Anton Wimmer
  • Patent number: 8263872
    Abstract: Methods and systems for bonding a flex circuit to a printed circuit board (PCB) using an anisotropic conductive film (ACF) bonding process are disclosed. According to one aspect of the present invention, supports may be attached to an electromagnetic interference (EMI) shielding can in such a way that the EMI shielding can is arranged to support and/or spread forces involved in ACF bonding. The supports may be located proximate to the walls of the EMI shielding can, and positioned such that the supports effectively do not come into contact with components mounted on a PCB along with the EMI shielding can.
    Type: Grant
    Filed: September 19, 2008
    Date of Patent: September 11, 2012
    Assignee: Apple Inc.
    Inventors: Kyle Yeates, Teodor Dabov, Stephen Brian Lynch
  • Patent number: 8264853
    Abstract: The invention relates to a 3D electronic module comprising a stack (100) of at least a first slice (10) and a second slice (30), the first slice (10) having on a face (101) at least one set (4) of electrically conductive protrusions (41), and the second slice (30) comprising at least one zone (61) of electrically insulating material, traversing the thickness of the slice. The second slice (30) comprises at least one electrically conductive element (3) traversing said slice in a zone (61) of electrically insulating material, able to receive a set (4) of protrusions (41) of the first slice (10).
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: September 11, 2012
    Assignee: 3D Plus
    Inventors: Christian Val, Olivier Lignier
  • Patent number: 8243468
    Abstract: The invention relates to an electronic module comprising a stack of n packages of predetermined thickness E, which are provided on a lower surface with connection balls of predetermined thickness eb, said connection balls being connected to a printed circuit for interconnecting the package. The printed circuit is placed on the lower surface of the package level with the balls, is drilled with metallized holes, in which the balls are located and to which they are connected, and has a thickness eci less than eb so as to obtain a module with a total thickness not exceeding n (E+10% eb).
    Type: Grant
    Filed: April 3, 2006
    Date of Patent: August 14, 2012
    Assignee: 3D Plus
    Inventor: Christian Val
  • Patent number: 8243465
    Abstract: A semiconductor device reduces the impedance of a wiring for supplying the circuit excluding a data output circuit with a power source voltage or a ground voltage and of speedup of data signal transmission in the data output circuit. Additional substrates 2a, 2b are on the upper surface of semiconductor chip 1. First additional wiring layer for power source 10d and first additional wiring layer for ground 10s formed on respective additional substrates 2a, 2b form prescribed conductive areas on semiconductor chip 1. First power source wiring 40C1d or first ground wiring 40C1s are interconnected through additional wiring layers 10d and 10s. Second power source wiring 40C2d and second ground wiring 40C2s, which is extended in the same direction as with DQ system signal wiring 40CDQ, forms a feedback current path. Second power source wiring 40C2d and second ground wiring 40C2s are disposed adjacent to DQ system signal wiring 40CDQ.
    Type: Grant
    Filed: February 18, 2010
    Date of Patent: August 14, 2012
    Assignee: Elpida Memory, Inc.
    Inventors: Satoshi Itaya, Satoshi Isa, Mitsuaki Katagiri, Dai Sasaki
  • Patent number: 8237254
    Abstract: Some embodiments include a device having a number of memory cells and associated circuitry for accessing the memory cells. The memory cells of the device may be formed in one or more memory cell dice. The associated circuitry of the device may also be formed in one or more dice, optionally separated from the memory cell dice.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: August 7, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Paul A. Farrar, Hussein I Hanafi
  • Patent number: 8218334
    Abstract: A multi-level interposer plate and a multi-chip module (MCM) that includes the multi-level interposer plate are described. First surfaces and second surfaces in different regions of the multi-level interposer plate have associated, different thicknesses. Moreover, first micro-spring connectors and second micro-spring connectors are respectively disposed on the first surfaces and the second surfaces. In the MCM, a given one of the first surfaces of the multi-level interposer plate faces a bridge chip in a first layer in an array of chips in the MCM so that first connectors, disposed on the bridge chip, mechanically and electrically couple to the first micro-spring connectors. Similarly, a given one of the second surfaces of the multi-level interposer plate faces an island chip in a second layer in the array of chips so that second connectors, disposed on the island chip, mechanically and electrically couple to the second micro-spring connectors.
    Type: Grant
    Filed: March 9, 2010
    Date of Patent: July 10, 2012
    Assignee: Oracle America, Inc.
    Inventors: Eugene M. Chow, John E. Cunningham, James G. Mitchell, Ivan Shubin
  • Patent number: 8208270
    Abstract: Three-dimensional structure (40) of the present invention includes first module board (28), second module board (37), and substrate joining member (10) that unifies board (28) and board (37) into one body, thereby electrically connecting these two elements together. The unification is done by molding the outer wall of housing (12) of substrate joining member (10) with resin (29). Substrate joining member (10) used in the three-dimensional structure (40) includes multiple lead terminals (14) made of conductive material, and a frame-shaped and insulating housing (12) to which frame the lead terminals (14) are fixed vertically in a predetermined array. Housing (12) includes projections (18) on at least two outer wall faces of its frame shape.
    Type: Grant
    Filed: April 23, 2007
    Date of Patent: June 26, 2012
    Assignee: Panasonic Corporation
    Inventors: Masato Mori, Daido Komyoji, Koichi Nagai, Yoshihiko Yagi
  • Patent number: 8208268
    Abstract: A semiconductor apparatus includes: first electronic components; a first circuit board, including first electronic component mounting pads on which the first electronic components are mounted; and a second circuit board located above the first circuit board, wherein the first electronic component mounting pads are arranged on a first face of the first circuit board, opposite the second circuit board, and the first circuit board and the second circuit board are electrically connected by internal connection terminals located between the first circuit board and the second circuit board, and wherein a recessed portion is formed in the second circuit board, opposite the first electronic components, in order to provide space to accommodate portions of the first electronic components.
    Type: Grant
    Filed: November 25, 2008
    Date of Patent: June 26, 2012
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Atsunori Kajiki, Sadakazu Akaike, Takashi Tsubota, Norio Yamanishi
  • Patent number: 8203849
    Abstract: A joint board is arranged between an upper package and a lower package. The arrangement of the joint board makes it possible to reduce the size of solder balls and to arrange them with narrower pitch. The joint board has slightly greater dimensions those of the upper package and the lower package. This makes it possible to prevent underfill from leaking and spreading.
    Type: Grant
    Filed: March 12, 2007
    Date of Patent: June 19, 2012
    Assignee: Elpida Memory, Inc.
    Inventor: Masanori Shibamoto
  • Patent number: 8193457
    Abstract: A stack structure of a circuit board includes a first substrate, a second substrate and a fixing element. The first substrate has a first component area, a plurality of supporting solder elements, and a plurality of signal solder elements, wherein the plurality of signal elements is disposed in the first component area. The first substrate stacks on the second substrate. The plurality of supporting solder elements is disposed between the first and the second substrates for providing a supporting force. The fixing element secures the first substrate and the second substrate, and the supporting solder elements are disposed around the fixing element.
    Type: Grant
    Filed: December 18, 2009
    Date of Patent: June 5, 2012
    Assignee: Compal Electronics, Inc.
    Inventor: Hsin-Hung Shen
  • Patent number: 8189342
    Abstract: Example embodiments of the present invention may include a printed circuit board, a method of manufacturing the printed circuit board, and a memory module/socket assembly. Example embodiments of the present invention may increase the number of contact taps on a memory module, in addition, a force required to insert the memory module into a module socket may be decreased.
    Type: Grant
    Filed: August 9, 2006
    Date of Patent: May 29, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyo-Jae Bang, Dong-Chun Lee, Ho-Geon Song, Seong-Chan Han, Kwang-Su Yu, Dong-Woo Shin
  • Patent number: 8189347
    Abstract: A technique is provided for improvement in convenience and in cost reduction of a fixing part of a printed board unit. A printed board unit includes a plurality printed board including a first printed board and a second printed board; and at least one fixing part, interposed between the first printed board and the second printed board, fixing the first printed board and the second printed board such that the first printed board and the second printed board overlap and keep a predetermined space between the first printed board and the second printed board, and the fixing part variably determines the predetermined space.
    Type: Grant
    Filed: November 21, 2008
    Date of Patent: May 29, 2012
    Assignee: Fujitsu Limited
    Inventor: Takahide Mukouyama
  • Patent number: 8189344
    Abstract: An integrated circuit package system includes: providing a package substrate; mounting an interposer chip containing active circuitry over the package substrate; attaching a conductive bump stack having a base bump end and a stud bump end, the base bump end on the interposer chip; connecting a stack connector to the interposer chip and the package substrate; and applying a package encapsulant over the interposer chip, the stack connector, and the conductive bump stack with the stud bump end of the conductive bump stack substantially exposed.
    Type: Grant
    Filed: June 9, 2008
    Date of Patent: May 29, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: Sang-Ho Lee, Soo-San Park, DaeSik Choi
  • Patent number: 8159829
    Abstract: Relay substrate (1) connecting between at least a first circuit board and a second circuit board, including housing (10) having recess (10a) provided in the outer circumference and hole (22) provided in the inner circumference; plural connecting terminal electrodes (12a, 12c) connecting between the top and bottom surfaces of housing (10); shield electrode (11) provided in recess (10a); and ground electrode (13) provided on a part of the top and bottom surfaces of housing (10).
    Type: Grant
    Filed: March 23, 2007
    Date of Patent: April 17, 2012
    Assignee: Panasonic Corporation
    Inventors: Masato Mori, Daido Komyoji, Koichi Nagai, Yoshihiko Yagi
  • Patent number: 8130512
    Abstract: A method of manufacturing an integrated circuit package system including: providing a circuit board having an interconnect thereon; mounting a first device offset on the circuit board; and applying a first encapsulant of a first thickness over the first device, the first encapsulant of a second thickness thinner than the first thickness over the remainder of the circuit board with the interconnect exposed, or a second encapsulant of a third thickness over a second device on an opposite surface of the circuit board and differently offset from the first device.
    Type: Grant
    Filed: November 18, 2008
    Date of Patent: March 6, 2012
    Assignee: STATS Chippac Ltd.
    Inventors: In Sang Yoon, SeongMin Lee, Sungmin Song
  • Patent number: 8130511
    Abstract: A circuit board device, a wiring board connecting method, and a circuit board module device are provided for controlling a compression ratio of anisotropically conductive members within an optimal range, for restraining variations in the impact resilient force of the anisotropically conductive members even if an increased number of wiring boards are laminated, for restraining deformations of the wiring board and fluctuations in the impact resilient force of the anisotropically conductive members even if a static external force or the like is applied, for suppressing a linear expansion of the anisotropically conductive members, even if the ambient temperature changes, to increase the stability of electric connections, and for reducing the impact resilient force of the anisotropically conductive members to allow for a reduction in thickness.
    Type: Grant
    Filed: May 14, 2007
    Date of Patent: March 6, 2012
    Assignee: NEC Corporation
    Inventors: Junya Sato, Nobuhiro Mikami, Shinji Watanabe, Atsumasa Sawada, Nozomu Nishimura
  • Patent number: 8121752
    Abstract: A flight recorder includes an information input device, heat sensitive memory device electrically connected to the information input device, and housing enclosing the heat sensitive memory device. The housing is made with a first material and having a plurality of openings made through the housing. A sacrificial material is disposed between the housing and heat sensitive memory device. The sacrificial material having a lower melting temperature than the first material such that the sacrificial material changes state and egresses through the openings in the housing when exposed to heat to create an air gap between the housing and heat sensitive memory device. The first material includes nickel and the sacrificial material includes aluminum. A heat insulating layer is disposed between the sacrificial material and heat sensitive memory device. A second sacrificial material is disposed between the heat insulating layer and heat sensitive memory device.
    Type: Grant
    Filed: May 8, 2008
    Date of Patent: February 21, 2012
    Assignee: L-3 Communications Coporation
    Inventors: Michael Winterhalter, Endre Berecz
  • Patent number: 8116093
    Abstract: A printed circuit board (PCB) includes a substrate having a first group of at least two via holes and a second group of at least two via holes formed therein, a first pad set of terminal pads and a second pad set of terminal pads formed on the substrate, and a first group of conductive connection members and a second group of conductive connection members formed in the substrate. The first group of the via holes are surrounded by the first pad set of the terminal pads and the second group of the via holes are surrounded by the second pad set of the terminal pads. The first and the second groups of conductive connection members fill up the first and second groups of the via holes. The first group of the conductive connection members are connected to the first pad set of the terminal pads and the second group of the conductive connection members are connected to the second pad set of the terminal pads.
    Type: Grant
    Filed: June 3, 2008
    Date of Patent: February 14, 2012
    Assignee: Samsung Electronics Co. Ltd.
    Inventors: Kwang-Soo Park, Jong-Hoon Kim
  • Patent number: 8111519
    Abstract: A hybrid structure of multi-layer substrates comprises a first multi-layer substrate and a second multi-layer substrate. The first multi-layer substrate stacks up first metal layers, first dielectric layers alternately and has VIAs. A border district of a first metal layer connects with a border district of the corresponding first dielectric layer. The border districts are separated from adjacent first metal layers and adjacent first dielectric layers. The second multi-layer substrate stacks up second metal layers and second dielectric layers alternately. A border district of a second metal layer connects with a border district of the corresponding second dielectric layer. The border districts are separated from adjacent second metal layers and adjacent second dielectric layers. The VIAs are located at the border districts of the first dielectric layers and each VIA has electric conductor therein to connect one first metal layer with one second metal layer.
    Type: Grant
    Filed: January 28, 2011
    Date of Patent: February 7, 2012
    Assignee: Princo Corp.
    Inventor: Chih-kuang Yang
  • Patent number: 8102666
    Abstract: An integrated circuit package system includes: connecting a carrier and an integrated circuit mounted thereover; mounting an interposer, having an opening, over the integrated circuit; connecting an interconnect between the interposer and the carrier through the opening; and forming an encapsulation planar with a carrier vertical side of the carrier and an interposer vertical side of the interposer.
    Type: Grant
    Filed: August 19, 2008
    Date of Patent: January 24, 2012
    Assignee: Stats Chippac Ltd.
    Inventors: HyungSang Park, In Sang Yoon, DeokKyung Yang, Soo-San Park
  • Patent number: 8098508
    Abstract: Embodiments of the present invention relate to configurable inputs and/or outputs for memory and memory stacking applications. More specifically, embodiments of the present invention include memory devices that include a die having a circuit configured for enablement by a particular signal, an input pin configured to receive the particular signal, and a path selector configured to selectively designate a signal path to the circuit from the input pin.
    Type: Grant
    Filed: September 14, 2009
    Date of Patent: January 17, 2012
    Assignee: Round Rock Research, LLC
    Inventor: Jeffery W Janzen
  • Patent number: 8094455
    Abstract: A high-density integrated circuit module structure comprises a substrate and a heat sink at least wherein the substrates form a reversely-staggered contacting stack structure by electrically contacting heat sinks and heat conductors on the heat sink have a non-flat structure at least to realize the present invention which extends the product's functions within an electronic product's restricted height and has a better vibration resistance capability, heat dissipation effect, and no steps involving junctions between solder balls and a carrier in an assembling procedure to simply an assembling procedure with improved functions, increased capacity, and reduced manufacturing costs.
    Type: Grant
    Filed: April 7, 2010
    Date of Patent: January 10, 2012
    Assignee: Walton Advanced Engineering Inc.
    Inventor: Yu Hong-Chi
  • Patent number: 8089777
    Abstract: A semiconductor device includes an upper circuit board which has a plurality of upper-layer wirings including a plurality of first upper-layer wirings, and has a plurality of first and second lower-layer wirings. A first semiconductor structure body is provided on an upper side of the upper circuit board and is electrically connected to the first upper-layer wirings. A lower circuit board which is provided on a peripheral part of a lower side of the upper circuit board, the lower circuit board including a plurality of external connection wirings that are electrically connected to the second lower-layer wirings, and an opening portion which exposes the first lower-layer wirings. A second semiconductor structure body which is disposed in the opening portion of the lower circuit board, second semiconductor structure body including a plurality of external connection electrodes that are electrically connected to the first lower-layer wirings of the upper circuit board.
    Type: Grant
    Filed: March 5, 2008
    Date of Patent: January 3, 2012
    Assignee: Casio Computer Co., Ltd.
    Inventor: Yuji Negishi
  • Patent number: 8089770
    Abstract: A multi-stage mezzanine board mounting assembly within a computer chassis includes a mezzanine tray and mezzanine mounting brackets. The mezzanine tray includes a clamping mechanism. The mezzanine mounting brackets are disposed within the computer chassis and configured to engage with the mezzanine tray when the mezzanine tray is mounted thereon. The clamping mechanism is configured to clamp the mezzanine tray against the mezzanine mounting brackets such that the mezzanine tray is locked in place on the mezzanine mounting brackets. A method of installing a mezzanine board includes disposing mezzanine mounting brackets within a computer chassis; mounting a mezzanine tray onto the mezzanine mounting brackets such that insertion alignment members of the mezzanine tray engage with an engaging portion of the mezzanine mounting brackets; rotating rotatable clamping levers such that the mezzanine tray is locked in place on the mezzanine mounting brackets when the rotatable clamping levers are fully engaged.
    Type: Grant
    Filed: August 6, 2008
    Date of Patent: January 3, 2012
    Assignee: Oracle America, Inc.
    Inventors: Timothy W. Olesiewicz, Patrick T. Conlon, Brett C. Ong
  • Patent number: 8077478
    Abstract: A module board has a configuration in which a first circuit board, a first composite sheet, a second circuit board, a second composite sheet, and a third circuit board are laminated in this order. Inspection terminals are arranged in a matrix shape in a predetermined region on an upper surface of the third circuit board. Electronic components are mounted on the first and second circuit boards. The inspection terminals are electrically connected to the electronic components mounted on the first and second circuit boards through vias and wiring patterns.
    Type: Grant
    Filed: March 15, 2006
    Date of Patent: December 13, 2011
    Assignee: Panasonic Corporation
    Inventors: Masahiro Takatori, Yukihiro Ishimaru
  • Patent number: 8068345
    Abstract: According to one embodiment, an electronic device includes a housing, a first substrate having rigidity and including a slit, contained in the housing, a part mount portion provided on the first substrate and adjacent to the slit, an electronic part mounted on the part mount portion and a second substrate having flexibility. The second substrate is stacked on an inside of the first substrate and an inside of the part mount portion, and it crosses the slit, thereby supporting the part mount portion to be displaceable with respect to the first substrate.
    Type: Grant
    Filed: February 12, 2010
    Date of Patent: November 29, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Minoru Takizawa, Hidenori Tanaka
  • Patent number: 8054640
    Abstract: An electronic apparatus includes: a circuit board that is disposed inside a case that is formed by coupling first and second case halves, the circuit board being interposed between first and second boss portions; first and second conductive members that are disposed between a gap formed between the first boss portion and the circuit board; a third conductive member that is disposed between the first boss portion and the first conductive member and between the first boss portion and the second conductive member to electrically connect the first conductive member to the second conductive member; and a measurement circuit that is electrically connected to a first wiring and a second wiring, which are respectively connected to the first conductive member and the second conductive member, and measures an electrical characteristic value of at least one of the first conductive member and the second conductive member.
    Type: Grant
    Filed: June 10, 2008
    Date of Patent: November 8, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tomoko Monda, Minoru Mukai
  • Patent number: 8040682
    Abstract: A semiconductor device comprises: a plurality of semiconductor chip; a socket; and a mounting board equipped with the socket. Each of the semiconductor chips has a major surface, a back surface and a plurality of connection terminals on the major surface. The socket has internal connection terminals inside and external connection terminals outside, and the internal connection terminals are in contact with the connection terminals of the semiconductor chips.
    Type: Grant
    Filed: October 13, 2006
    Date of Patent: October 18, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Tsuneyuki Shimoda
  • Patent number: RE43112
    Abstract: A stackable FBGA package is configured such that conductive elements are placed along the outside perimeter of an integrated circuit (IC) device mounted to the FBGA. The conductive elements also are of sufficient size so that they extend beyond the bottom or top surface of the IC device, including the wiring interconnect and encapsulate material, as the conductive elements make contact with the FBGA positioned below or above to form a stack. The IC device, such as a memory chip, is mounted upon a first surface of a printed circuit board substrate forming part of the FBGA. Lead wires are used to attach the IC device to the printed board substrate and encapsulant is used to contain the IC device and wires within and below the matrix and profile of the conductive elements.
    Type: Grant
    Filed: May 18, 2006
    Date of Patent: January 17, 2012
    Assignee: Round Rock Research, LLC
    Inventors: David J. Corisis, Jerry M. Brooks, Walter L. Moden
  • Patent number: RE43720
    Abstract: A multi-chip device which includes a plurality of integrated circuit die disposed one over another. Each integrated circuit die includes one or a plurality of bond pads. One or a plurality of conductors are disposed to electrically couple the bond pads of vertically adjacent integrated circuit die. Each conductor is designed, calculated, specified and/or predetermined to have a length so as to behave as a segment in a multi-drop transmission line. The multi-drop transmission line may be terminated at one end or utilized in a flow-through approach. In one embodiment, an integrated circuit die may be horizontally offset with respect to a vertically adjacent integrated circuit die to expose the periphery region. In another embodiment, each integrated circuit die may be stacked and aligned in a vertical column. In this embodiment, a spacer such as a thermally conductive spacer is disposed between each integrated circuit die in the stack.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: October 9, 2012
    Assignee: Rambus Inc.
    Inventors: Donald V. Perino, Sayeh Khalili