METHOD AND STRUCTURE OF FORMING SILICIDE AND DIFFUSION BARRIER LAYER WITH DIRECT DEPOSITED FILM ON SI
A semiconductor device or a photovoltaic cell having a contact structure, which includes a silicon (Si) substrate; a metal alloy layer deposited on the silicon substrate; a metal silicide layer and a diffusion layer formed simultaneously from thermal annealing the metal alloy layer; and a metal layer deposited on the metal silicide and barrier layers.
Latest IBM Patents:
- Integration of selector on confined phase change memory
- Method probe with high density electrodes, and a formation thereof
- Thermally activated retractable EMC protection
- Method to manufacture conductive anodic filament-resistant microvias
- Detecting and preventing distributed data exfiltration attacks
This application is a divisional of co-pending application no. 12/819,634, filed on Jun. 21, 2010, and for which priority is claimed under 35 U.S.C. § 120; the entire contents of which is are hereby incorporated by reference.
TECHNICAL FIELDThe disclosure relates to a semiconductor device having a contact structure, in which a silicon (Si) substrate has a metal layer directly deposited on it, which is then annealed to form a silicide prior to deposition of a metal, and in which the silicide may or may not be stoichiometrically distributed in the silicide. In particular, the disclosure relates to a semiconductor device having a contact structure, which includes a Si substrate, a metal layer directly deposited on the Si substrate, a metal silicide layer formed from thermal annealing the metal layer, a diffusion barrier layer formed on the metal silicide layer from barrier metal elements precipitated from the metal silicide layer, and a metal layer deposited on the silicide and barrier layers.
BACKGROUND OF THE DISCLOSUREIn microelectronics and in solar cell devices, silicide is widely used to make contact to the silicon substrate and make contact to the conductor metal. A silicide layer is formed by depositing a pure metal thin film directly on top of the silicon substrate, usually by physical vapor deposition processes, such as sputtering or evaporation, and followed by a thermal annealing process. Then, an additional barrier layer, such as TiN, W, Ta, TaN, may be deposited on the formed silicide layer, also by mostly vacuum processes, before deposition of the main conducting metal, generally copper lines. However, this approach is cost prohibitive for solar cell applications due to the use of vacuum based processes.
Silicide processes also have been widely used to form silicide contacts on the gate and source/drain of metal oxide semiconductor field effect transistors (MOSFETs) or on the emitter, base, and collector of bipolar devices. For the formation of the silicide contacts, the process generally includes forming a stable metal compound by reacting silicon and metal and reduces the sheet and contact resistance at contact regions. Such a process is useful in obtaining high performance semiconductor devices.
In addition, silicide processes or a self-aligned silicide processes have been used in fabrication of many logic devices. However, in the fields of next generation high-speed complementary metal oxide silicon (CMOS) logic devices and embedded dynamic random access memory (DRAM) devices formed by combination of logic devices and DRAM devices, there has been a need for the development of new silicide materials that can provide better results than TiSi2 and CoSi2 which have been mainly applied in conventional silicide processes.
Recently, nickel monosilicide (NiSi) has been proposed and studied as a silicide material suitable for a next generation ultralarge-scale integrated (ULSI) semiconductor process.
For instance, U.S. Pat. No. 7,153,770 describes a method of manufacturing semiconductor device, in which a Ni/Co alloy is annealed to form nickel monosilicide (NiSi), followed by a W deposition on the silicide. In particular, the patent describes using a thin Mo layer before putting down Ni on Si to form an inhibition layer for NiSi formation to get better silicide uniformity. However, both processes are vacuum based.
U.S. Pat. No. 6,251,777 describes a thermal annealing method, in which Si and silicide forming metal(s) are annealed to form silicides. Silicide formation by depositing extra silicon layer to react with metal, which is also a vacuum based process.
U.S. Pat. No. 4,907,052 describes semiconductor tandem solar cells, in which NiSi is formed on Si, and a diffusion layer. In particular, the patent describes a metal silicide layer as a blocking layer between p-Si and n-Si dopants interdiffusion.
U.S. Pat. No. 5,166,770 describes silicide structures, in which a diffusion barrier is formed prior to a conductive metal deposition. In particular, the patent describes the traditional self-aligned silicide process for MOSFET devices using Ti, Ta, or Mo silicide as contact to p-Si region of the device, which is also a vacuum based process only.
This disclosure illustrates a method to form a silicide layer and a diffusion barrier layer simultaneously from a metal alloy layer on silicon substrates during a thermal annealing process, with the metal alloy layer deposited by either solution or vacuum processes. This significantly reduces the process steps and reduces cost of processing.
SUMMARY OF THE DISCLOSUREThe present disclosure relates to a semiconductor device having a contact structure and an alternative method of depositing a layer of a metal alloy for silicide and diffusion barrier layer formations.
In one aspect of the disclosure, the semiconductor device has a contact structure, which comprises:
a silicon (Si) substrate;
a metal alloy layer directly deposited on the silicon substrate;
a metal silicide layer and a diffusion barrier layer formed simultaneously from thermal annealing the metal alloy layer; and
a metal layer deposited on the metal silicide and barrier layers.
In another aspect of the disclosure, the method for producing the semiconductor device having a contact structure comprises:
providing a device having a silicon (Si) substrate;
depositing a metal alloy layer on the Si substrate;
thermal annealing the metal alloy layer;
forming a metal silicide layer and a diffusion barrier layer simultaneously from
thermal annealing the metal alloy layer; and
depositing a metal layer on the metal silicide and barrier layers.
A more complete appreciation of the disclosure and many of the attendant advantages will be readily obtained, as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings.
In a preferred embodiment, the Si substrate is made of one selected from the group consisting of monocrystalline Si, polycrystalline Si, doped Si, amorphous Si, SixGe1-x where x is any number satisfying 0<x<1, SixN1-x where x is any number satisfying 0<x<1, and SiC.
The metal alloy layer directly deposited on the Si substrate in the contact structure may be deposited by any method commonly used in the electronics industry. The deposition techniques include electrodeposition, e-beam evaporation, chemical vapor deposition (CVD), physical vapor deposition (PVD), molecular beam epitaxy (MBE), or sputtering. In a preferred embodiment, the metal alloy layer is made of at least one metal selected from the group consisting of Ni, Co, Pt, Pd, Ta, Ti, Nb, V, Hf, Zr, Mo, W and alloys thereof. The thickness of the metal layer is about 1 to 1,000 nm, with 10 to 200 nm being more typical.
In a preferred embodiment, the metal alloy layer includes Ni and W, or is a composition gradient of Ni and W, as shown in
Specifically,
The various layers described throughout the disclosure may be deposited by other techniques described in publications, which include U.S. Pat. No. 5,891,513, U.S. Pat. No. 6,294,836, U.S. Pat. No. 6,441,492, U.S. Pat. No. 7,045,861, U.S. Publication No. 2002/0053741 and U.S. Publication No. 2002/0084529 and U.S. Publication No. 2005/0206000, the contents of which are herein incorporated by reference.
Other materials, such as germanium, gallium arsenide or other semiconductors, which can use silicides or other compounds (borides, nitrides, aluminides, and so forth) may use the inventive features with the corresponding materials.
Obviously, numerous modifications and variations of the disclosure are possible in light of the above disclosure. It is therefore understood that within the scope of the appended claims, the disclosure may be practiced otherwise than as specifically described herein.
Claims
1. A semiconductor device having a contact structure, which comprises:
- a silicon (Si) substrate;
- a metal alloy layer directly deposited on the silicon substrate;
- a metal silicide layer and a diffusion barrier layer formed simultaneously from thermal annealing the metal alloy layer; and
- a metal layer deposited on the silicide and barrier layers.
2. The semiconductor device according to claim 1, wherein the Si substrate is made of one selected from the group consisting of monocrystalline Si, polycrystalline Si, doped Si, amorphous Si, SixGe1-x where x is any number satisfying 0<x<1, SixN1-x where x is any number satisfying 0<x<1, and SiC.
3. The semiconductor device according to claim 1, wherein the metal alloy layer(s) is made of at least one metal selected from the group consisting of Ni, Co, Pt, Pd, Ta, Ti, Nb, V, Hf, Zr, Mo, W and alloys thereof.
4. The semiconductor device according to claim 1, wherein the metal layer comprises Ni and W, or is a composition gradient of Ni and W.
5. The semiconductor device according to claim 1, wherein the metal layer deposited on of the silicide and barrier layers is Cu, Ni, Co, Ag, or Au.
6. The semiconductor device according to claim 1, wherein the metal silicide layer is a nickel silicide layer.
7. The semiconductor device according to claim 1, wherein the diffusion barrier layer has a thickness of about 0.1 to 10 nm.
8. The semiconductor device according to claim 1, wherein the metal alloy layer has a thickness of about 1 to 1,000 nm, with 10 to 200 nm being more typical.
9. The semiconductor device according to claim 1, wherein the metal layer is annealed at a temperature of about 100° C. to 1,000° C., with 200° C. to 600° C. being more typical.
10. The semiconductor device according to claim 1, wherein the metal alloy layer is deposited by electrodeposition, e-beam evaporation, chemical vapor deposition (CVD), physical vapor deposition (PVD), molecular beam epitaxy (MBE), or sputtering.
11. The semiconductor device according to claim 1, wherein the semiconductor device is a complementary metal oxide silicon (CMOS) logic device, a memory device, an embedded memory device, or a photovoltaic cell.
Type: Application
Filed: Sep 12, 2012
Publication Date: Jan 3, 2013
Applicant: International Business Machines Corporation (Armonk, NY)
Inventors: Cyril Cabral, JR. (Mahopac, NY), John M. Cotte (New Fairfield, CT), Kathryn C. Fisher (Brooklyn, NY), Laura L. Kosbar (Mohegan Lake, NY), Christian Lavoie (Ossining, NY), Zhu Liu (Kunming City), Kenneth P. Rodbell (Sandy Hook, CT), Xiaoyan Shao (Yorktown Heights, NY)
Application Number: 13/611,363
International Classification: H01L 23/48 (20060101);