Directly Attached To Semiconductor Device Patents (Class 257/707)
  • Patent number: 8598700
    Abstract: Thermal conductivity in a stacked IC device can be improved by constructing one or more active temperature control devices within the stacked IC device. In one embodiment, the control devices are thermal electric (TE) devices, such as Peltier devices. The TE devices can then be selectively controlled to remove or add heat, as necessary, to maintain the stacked IC device within a defined temperature range. The active temperature control elements can be P-N junctions created in the stacked IC device and can serve to move the heat laterally and/or vertically, as desired.
    Type: Grant
    Filed: June 27, 2008
    Date of Patent: December 3, 2013
    Assignee: QUALCOMM Incorporated
    Inventors: Shiqun Gu, Matthew Nowak, Thomas R. Toms
  • Patent number: 8581390
    Abstract: A semiconductor assembly includes a semiconductor device and a connecting structure. The semiconductor device includes an interconnect region over a semiconductor substrate and a pillar layer having a plurality of pillar contacts on the interconnect region. The pillar layer also includes a plurality of radial heat conductors that have at least a portion overlying a heat source that is within and overlies the semiconductor substrate. Each radial heat conductor extends a length radially from the heat source that is at least twice as great as the diameter of the pillars. The connecting structure includes a connecting substrate that supports a first corresponding pillar contact that is in contact with a first pillar contact of the plurality of pillar contacts. The first connecting structure further includes a heat conductor, supported by the substrate, in contact with a first radial heat conductor of the plurality of radial heat conductors.
    Type: Grant
    Filed: April 9, 2012
    Date of Patent: November 12, 2013
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Edward O. Travis, Douglas M. Reber, Mehul D. Shroff
  • Patent number: 8582291
    Abstract: In a power conversion apparatus, electronic components and a cooler are integrated in a frame as an internal unit. The internal unit is fixed within a case through the frame. The frame has such a shape that the electronic components are surrounded by the frame, and includes a first wall section, and second and third wall sections extending from both sides of the first wall section. The cooler includes a coolant introduction tube and a coolant discharge tube. The coolant introduction tube and the coolant discharge tube project outward from to the frame. The first to third wall sections include a support wall section supporting at least one of the coolant introduction tube and the coolant discharge tube, and a frame wall section not supporting the coolant introduction tube and the coolant discharge tube. The thickness of the support wall section is larger than the thickness of the frame wall section.
    Type: Grant
    Filed: February 7, 2011
    Date of Patent: November 12, 2013
    Assignee: Denso Corporation
    Inventors: Akira Nakasaka, Kenichi Oohama
  • Patent number: 8581400
    Abstract: A semiconductor device includes a passivation layer, a first protective layer, an interconnect layer, and a second protective layer successively formed on a semiconductor substrate. The interconnect layer has an exposed portion, on which a barrier layer and a solder bump are formed. At least one of the passivation layer, the first protective layer, the interconnect layer and the second protective layer includes at least one slot formed in a region outside a conductive pad region.
    Type: Grant
    Filed: October 13, 2011
    Date of Patent: November 12, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shih-Wei Liang, Hsien-Wei Chen, Ying-Ju Chen, Tsung-Yuan Yu, Mirng-Ji Lii
  • Patent number: 8575746
    Abstract: A Chip on Flexible Printed Circuit (COF) type semiconductor package may include a flexible film, a semiconductor IC chip on the flexible film, and a heating pad on the flexible film.
    Type: Grant
    Filed: July 20, 2007
    Date of Patent: November 5, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Si-Hoon Lee, Sa-Yoon Kang, Kyoung-Sei Choi
  • Patent number: 8575657
    Abstract: A GaN high electron mobility transistor (HEMT) device having a silicon carbide substrate including a top surface and a bottom surface, where the substrate further includes a via formed through the bottom surface and into the substrate. The device includes a plurality of epitaxial layers provided on the top surface of the substrate, a plurality of device layers provided on the epitaxial layers, and a diamond layer provided within the via.
    Type: Grant
    Filed: March 20, 2012
    Date of Patent: November 5, 2013
    Assignee: Northrop Grumman Systems Corporation
    Inventors: Vincent Gambin, Rajinder Sandhu, Benjamin Poust, Michael Wojtowicz
  • Patent number: 8575765
    Abstract: A semiconductor package includes: a semiconductor element mounted on a one-sided plane of a wiring board; an underfill agent dropped so as to be filled between the semiconductor element and the wiring board; and a pad group constituted by a plurality of pads which are formed in the vicinity of a circumference of the wiring board and along the circumference, the pad group being formed on a bottom plane of a groove portion formed in a solder resist which covers the one-sided plane of the wiring board, wherein a corner edge of the groove portion located in the vicinity of a dropping starting portion to which dropping of the underfill agent is started is formed at an obtuse angle or in an arc shape in order to avoid the dropped underfill agent from entering into an inner portion of the groove portion.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: November 5, 2013
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Takashi Ozawa, Seiji Sato, Kazuyuki Izumi
  • Publication number: 20130285230
    Abstract: A power device includes a chip of semiconductor material and a further chip of semiconductor material on each of which at least one power transistor is integrated; each chip comprises a first conduction terminal on a first surface, and a second conduction terminal and a control terminal on a second surface opposite the first surface, and an insulating body embedding said chip and said further chip. In the solution according to one or more embodiments of the present disclosure, the first surface of said chip faces the second surface of said further chip, and the power device further comprises a first heat-sink arranged between said chip and said further chip and electrically coupled with the first conduction terminal of said chip and with the second conduction terminal of said further chip, the control terminal of said further chip being electrically insulated from the first heat-sink.
    Type: Application
    Filed: April 26, 2013
    Publication date: October 31, 2013
    Applicant: STMicroelectronics S.r.l.
    Inventors: Cristiano Gianluca Stella, Gaetano Pignataro, Maurizio Maria Ferrara
  • Patent number: 8569892
    Abstract: A semiconductor device includes: at least one semiconductor element having electrode terminals; a metal plate supporting the semiconductor element; and a wiring board covering the semiconductor element and including a plurality of insulating layers and wiring layers alternately stacked and external connection terminals on a surface, the wiring layers being electrically connected to each other by vias. The electrode terminals and the external connection terminals are electrically connected via at least one of the wiring layers and the vias. At least one of the electrode terminals, the is wiring layers, and the vias is electrically connected to the metal plate.
    Type: Grant
    Filed: October 5, 2009
    Date of Patent: October 29, 2013
    Assignee: NEC Corporation
    Inventors: Kentaro Mori, Daisuke Ohshima, Shintaro Yamamichi, Hideya Murai, Katsumi Maeda, Katsumi Kikuchi, Yoshiki Nakashima
  • Patent number: 8570745
    Abstract: The invention relates to an electrical connector assembly. The electrical connector assembly includes a main circuit board having a through hole, a processor, and an auxiliary circuit board. The processor includes a chip and a substrate. The chip is electrically connected to the substrate and located in the through hole. The substrate is at least partially located in the through hole. The auxiliary circuit board has a transitional connecting surface. A first conducting region and a second conducting region electrically connected to each other are disposed on the transitional connecting surface. The first conducting region is electrically connected to the substrate, and the second conducting region is electrically connected to the main circuit board.
    Type: Grant
    Filed: December 2, 2011
    Date of Patent: October 29, 2013
    Assignee: Lotes Co., Ltd.
    Inventors: Ted Ju, Chin Chi Lin
  • Patent number: 8564957
    Abstract: A cooling structure for electronic equipment includes a plurality of cooling structural members on a same substrate. In the cooling structural members, a plurality of heating components having a same shape are connected to one thermal diffusion part through a first thermal conductive member. Each of thermal diffusion parts of the plurality of cooling structural members is connected to one heat dissipator through a second thermal conductive member.
    Type: Grant
    Filed: December 6, 2010
    Date of Patent: October 22, 2013
    Assignee: Hitachi, Ltd.
    Inventors: Masahiko Usui, Takafumi Enami, Sho Ikeda, Shigeyasu Tsubaki
  • Patent number: 8564121
    Abstract: A semiconductor device includes: a substrate; a semiconductor element installed on the substrate so that a surface formed with an electrode is directed to the substrate; a chip capacitor installed on the substrate; and a conductive material covering a rear surface opposite to the surface of the semiconductor element and joining to one terminal electrode of the chip capacitor.
    Type: Grant
    Filed: September 23, 2011
    Date of Patent: October 22, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventors: Takumi Ihara, Seiji Ueno, Joji Fujimori, Yasunori Fujimoto
  • Patent number: 8564116
    Abstract: A semiconductor device includes a reinforcement plate having an accommodating hole and a through hole extending from a first surface to a second surface, a semiconductor chip including a chip core and a pad formed on a pad surface of the chip core, the semiconductor chip disposed in the accommodating hole with the pad surface flush with the first surface, the chip core having substantially the same thickness as the reinforcement plate and including a semiconductor substrate, a through-hole electrode disposed in the through hole, resin sealing the semiconductor chip and the reinforcement plate, a interconnection pattern disposed on the first-surface side of the reinforcement plate to connect between the through-hole electrode and the pad, and a interconnection pattern disposed on the second-surface side of the reinforcement plate to be connected to the through-hole electrode, wherein the reinforcement plate is made of the same material as the semiconductor substrate.
    Type: Grant
    Filed: June 4, 2010
    Date of Patent: October 22, 2013
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventor: Takaharu Yamano
  • Patent number: 8564122
    Abstract: Various circuit boards and methods of fabricating the same are disclosed. In one aspect, a method of manufacturing is provided that includes coupling an electrically non-functional component to a surface of a first circuit board. The electrically non-functional component has a first elevation. The surface of the circuit board is adapted to have a semiconductor chip mounted thereon. An electrically functional component is mounted to the surface inward from the electrically non-functional component. The electrically functional component has a second elevation less than the first elevation.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: October 22, 2013
    Assignees: Advanced Micro Devices, Inc., ATI Technologies ULC
    Inventors: Neil R. McLellan, Liane Martinez, Yip Seng Low, Suming Hu
  • Patent number: 8564119
    Abstract: Circuit structures and methods of fabrication are provided for facilitating implementing a complete electronic system in a compact package. The circuit structure includes, in one embodiment, a chips-first multichip base layer with conductive structures extending therethrough. An interconnect layer is disposed over the front surface of the multichip layer and includes interconnect metallization electrically connected to contact pads of the chips and to conductive structures extending through the structural material. A redistribution layer, disposed over the back surface of the multichip layer, includes a redistribution metallization also electrically connected to conductive structures extending through the structural material.
    Type: Grant
    Filed: November 3, 2009
    Date of Patent: October 22, 2013
    Assignee: Epic Technologies, Inc.
    Inventors: Charles W. Eichelberger, James E. Kohl
  • Patent number: 8564953
    Abstract: In order to achieve reduction in loss, a semiconductor power module comprises DC terminals to be connected to a condenser module and the semiconductor power module is used in combination with a cooling jacket for cooling, and the DC terminals protrude toward the condenser module beyond the cooling jacket.
    Type: Grant
    Filed: January 26, 2011
    Date of Patent: October 22, 2013
    Assignee: Hitachi, Ltd.
    Inventors: Keisuke Horiuchi, Michiaki Hiyoshi, Koji Sasaki
  • Patent number: 8558372
    Abstract: A semiconductor device includes a wiring substrate, a first semiconductor chip mounted on the wiring substrate, and a second semiconductor chip mounted on the wiring substrate. The second semiconductor chip generates less heat than the first semiconductor chip. A heat dissipation plate is arranged on the wiring substrate and partially at a higher location than the first and second semiconductor chips. The heat dissipation plate is connected to the first semiconductor chip and includes an opening formed at a location corresponding to an upper surface of the second semiconductor chip. The upper surface of the second semiconductor chip is entirely exposed from the heat dissipation plate through the opening.
    Type: Grant
    Filed: August 13, 2012
    Date of Patent: October 15, 2013
    Assignee: Shinko Electric Industry Co., Ltd.
    Inventor: Syuji Negoro
  • Patent number: 8546924
    Abstract: Package structures for integrating thermoelectric components with stacking chips are presented. The package structures include a chip with a pair of conductive through vias. Conductive elements are disposed one side of the chip contacting the pair of conductive through vias. Thermoelectric components are disposed on the other side of the chip, wherein the thermoelectric component includes a first type conductive thermoelectric element and a second type conductive thermoelectric element respectively corresponding to and electrically connecting to the pair of conductive through vias. A substrate is disposed on the thermoelectric component, wherein the thermoelectric component, the pair of conductive through vias and the conductive element form a thermoelectric current path. Therefore, heat generated from the chip is transferred outward through a thermoelectric path formed from the thermoelectric components, the conductive through vias and the conductive elements.
    Type: Grant
    Filed: August 3, 2010
    Date of Patent: October 1, 2013
    Assignee: Industrial Technology Research Institute
    Inventors: Chih-Kuang Yu, Chun-Kai Liu, Ra-Min Tain
  • Patent number: 8545987
    Abstract: According to various aspects, exemplary embodiments are provided of thermal interface material assemblies. In one exemplary embodiment, a thermal interface material assembly generally includes a thermal interface material having a first side and a second side and a metallization layer having a layer thickness of about 0.0005 inches or less. The metallization layer is disposed along at least a portion of the first side of the thermal interface material.
    Type: Grant
    Filed: November 12, 2007
    Date of Patent: October 1, 2013
    Assignee: Laird Technologies, Inc.
    Inventors: Jason Strader, Mark Wisniewski
  • Patent number: 8541876
    Abstract: A method of fabricating a microelectronic package having a direct contact heat spreader, a package formed according to the method, a die-heat spreader combination formed according to the method, and a system incorporating the package. The method comprises metallizing a backside of a microelectronic die to form a heat spreader body directly contacting and fixed to the backside of the die thus yielding a die-heat spreader combination. The package includes the die-heat spreader combination and a substrate bonded to the die.
    Type: Grant
    Filed: September 30, 2005
    Date of Patent: September 24, 2013
    Assignee: Intel Corporation
    Inventors: Daoqiang Lu, Chuan Hu, Gilroy J. Vandentop, Shriram Ramanathan, Rajashree Baskaran, Valery M. Dubin
  • Patent number: 8541875
    Abstract: Embodiments discussed herein are directed to a power semiconductor packaging that removes heat from a semiconductor package through one or more cooling zones that are located in a laterally oriented position with respect to the semiconductor package. Additional embodiments are directed to circuit elements that are constructed from one or more modular power semiconductor packages.
    Type: Grant
    Filed: September 30, 2011
    Date of Patent: September 24, 2013
    Assignee: Alliance for Sustainable Energy, LLC
    Inventors: Kevin Bennion, Jason Lustbader
  • Patent number: 8537551
    Abstract: The semiconductor device includes a plurality of semiconductor packages stacked on one another. Each semiconductor package includes a main current electrode terminal disposed in a case section of the semiconductor package, the main current electrode terminal being exposed outside the case section to be electrically connected to an external power supply. The main current electrode terminal extends in the stack direction of the semiconductor packages, and embedded in the case section at a surface portion thereof facing an external surface of the case section. Both end surface portions of the main current electrode terminal in the stack direction respectively reach end surface portions of the case section in the stack direction so that the main current electrode terminals of each adjacent two of the semiconductor packages are in contact with each other when the semiconductor packages are stacked on one another in the stack direction.
    Type: Grant
    Filed: July 8, 2011
    Date of Patent: September 17, 2013
    Assignee: Denso Corporation
    Inventors: Shigeo Ide, Tomoo Iwade
  • Patent number: 8531025
    Abstract: A semiconductor module structure and a method of forming the semiconductor module structure are disclosed. The structure incorporates a die mounted on a substrate and covered by a lid. A thermal compound is disposed within a thermal gap between the die and the lid. A barrier around the periphery of the die extends between the lid and the substrate, contains the thermal compound, and flexes in response to expansion and contraction of both the substrate and the lid during cycling of the semiconductor module. More particularly, either the barrier is formed of a flexible material or has a flexible connection to the substrate and/or to the lid. The barrier effectively contains the thermal compound between the die and the lid and, thereby, provides acceptable and controlled coverage of the thermal compound over the die for heat removal.
    Type: Grant
    Filed: May 30, 2007
    Date of Patent: September 10, 2013
    Assignee: International Business Machines Corporation
    Inventors: David L. Edwards, Sushumna Iruvanti, Hilton T. Toy, Wei Zou
  • Patent number: 8525214
    Abstract: A semiconductor chip assembly includes a semiconductor device, a heat spreader, a conductive trace, an adhesive and a support layer. The heat spreader includes a post, a base, an underlayer and a thermal via. The conductive trace includes a pad and a terminal. The semiconductor device is electrically connected to the conductive trace and thermally connected to the heat spreader. The post extends upwardly from the base into an opening in the adhesive, the base extends laterally from the post, the support layer is sandwiched between the base and the underlayer and the thermal via extends from the base through the support layer to the underlayer. The conductive trace provides signal routing between the pad and the terminal.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: September 3, 2013
    Assignee: Bridge Semiconductor Corporation
    Inventors: Charles W. C. Lin, Chia-Chung Wang, Ming Yu Shih
  • Patent number: 8519529
    Abstract: A semiconductor apparatus includes: a wiring board; a lid; and gap filling resin. A semiconductor chip is mounted on the wiring board. The lid includes inlet portions for injecting resin. The semiconductor chip is covered with the lid on the wiring board. The gap filling resin bonds the wiring board and the lid inside the lid.
    Type: Grant
    Filed: January 11, 2011
    Date of Patent: August 27, 2013
    Assignee: Renesas Electronics Corporation
    Inventor: Chiho Ogihara
  • Patent number: 8520391
    Abstract: An inner-layer heat-dissipating board and a multi-chip stack package structure having the inner-layer heat-dissipating board are disclosed. The inner-layer heat-dissipating board includes a metal board body formed with a plurality of penetrating conductive through holes each comprising a plurality of nano wires and an oxidative block having nano apertures filled with the nano wires. The multi-chip stack package structure includes a first chip and an electronic component respectively disposed on the inner-layer heat-dissipating board to thereby facilitate heat dissipation in the multi-chip stack structure as well as increase the overall package rigidity.
    Type: Grant
    Filed: May 20, 2011
    Date of Patent: August 27, 2013
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Huei-Nuan Huang, Pin-Cheng Huang, Chun-Hung Lu, Chun-Chieh Chao, Chi-Hsin Chiu
  • Patent number: 8519545
    Abstract: An electronic device includes a carrier, a plurality of pins, and an electronic circuit that includes a first semiconductor chip and a second semiconductor chip. The first semiconductor chip is attached to the carrier and the second semiconductor chip is attached to one of the plurality of pins.
    Type: Grant
    Filed: September 17, 2010
    Date of Patent: August 27, 2013
    Assignee: Infineon Technologies AG
    Inventor: Ralf Otremba
  • Patent number: 8513800
    Abstract: After a semiconductor chip is cut out, an In-10 atom % Ag pellet is placed on a metal film. Next, an epoxy sheet on a stiffener is stuck to a ceramic substrate. At this time, the In alloy pellet is sandwiched between a central protrusion portion and the metal film. Then, an In alloy film is formed from the In alloy pellet by heating, melting, and then cooling the In alloy pellet. As a result, the semiconductor chip and a heat spreader are bonded via the metal film and the In alloy film.
    Type: Grant
    Filed: July 31, 2007
    Date of Patent: August 20, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventors: Takaki Kurita, Osamu Igawa
  • Patent number: 8513795
    Abstract: A package comprises a die stack having at least two stacked dies coupled for contactless communications with each other. At least one of the stacked dies has a substrate joined to its major face. The substrate has a plurality of conductive traces in or on the substrate for conducting power to the dies and for conducting heat from the dies. At least one conductive pillar is joined to at least one of the conductive traces on at least a first edge of the substrate, for conducting power to the at least one die and for conducting heat from the at least one die.
    Type: Grant
    Filed: December 27, 2011
    Date of Patent: August 20, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Ping-Lin Yang, Sa-Lly Liu, Chien-Min Lin
  • Patent number: 8508040
    Abstract: An integrated heat spreader (IHS) lid over a semiconductor die connected to a substrate forms a cavity. A bead of foaming material may be placed within the IHS cavity. During an IHS cure and reflow process the foaming material will expand and fill the IHS cavity and the foam's shape conforms to the various surface features present, encapsulating a thermal interface material (TIM) material, and increasing contact area of the foam sealant.
    Type: Grant
    Filed: December 1, 2010
    Date of Patent: August 13, 2013
    Assignee: Intel Corporation
    Inventors: Paul R. Start, Rahul N. Manepalli
  • Patent number: 8498127
    Abstract: The thermal interface material including a thermally conductive metal a thermally conductive metal having a first surface and an opposing second surface, a diffusion barrier plate coupled to the first surface of the thermally conductive metal and the second surface of the thermally conductive metal, and a thermal resistance reducing layer coupled to the diffusion barrier plate.
    Type: Grant
    Filed: September 10, 2010
    Date of Patent: July 30, 2013
    Assignee: GE Intelligent Platforms, Inc.
    Inventor: Graham Charles Kirk
  • Patent number: 8488316
    Abstract: A power module includes a first power chip and a second power chip, each of which has at least two electrodes. The power module is applied to a power converter having a power density higher than 15 W/inch3 and a maximum efficiency higher than 92%, or to a power converter having a power density higher than 20 W/inch3 or having a maximum efficiency higher than 93%. At least one of the power chips operates at a frequency higher than 25 kHz.
    Type: Grant
    Filed: March 29, 2011
    Date of Patent: July 16, 2013
    Assignee: Delta Electronics, Inc.
    Inventors: Jian-Hong Zeng, Shou-Yu Hong, Qi-Feng Ye, Xue-Tao Guo, Ai-Xing Tong
  • Patent number: 8482134
    Abstract: A stackable package is placed within a mold during an encapsulation operation. A compliant surface, e.g., of a compliant film, of the mold is pressed down on upper interconnection balls of the stackable package to force upper portions of the upper interconnection balls into the mold. However, lower portions of the upper interconnection balls are exposed within a space between the compliant surface and a substrate of the stackable package. The space is filled with a dielectric material to form a package body. The package body is formed while at the same time exposing the upper portions of upper interconnection balls from the package body in a single encapsulation operation. By avoiding selective removal of the package body to expose the upper interconnection balls, the number of operations as well as cost to manufacture the stackable package is minimized.
    Type: Grant
    Filed: November 1, 2010
    Date of Patent: July 9, 2013
    Assignee: Amkor Technology, Inc.
    Inventors: Robert Francis Darveaux, Roger D. St. Amand, Vladimir Perelman
  • Patent number: 8482119
    Abstract: A semiconductor chip assembly includes a semiconductor chip and a pyrolytic graphite element that is an electrode that is electrically connected to and provides electrical conduction of current from the chip during operation of the chip.
    Type: Grant
    Filed: June 24, 2008
    Date of Patent: July 9, 2013
    Assignee: Infineon Technologies AG
    Inventors: Fong Lim, See Yau Lee, Yang Hong Heng
  • Patent number: 8482139
    Abstract: A flash memory card and methods of manufacturing same are disclosed. The card includes a semiconductor package fabricated to receive a single-sided or double-sided lid. A surface of the semiconductor package may be formed with holes, trenches and/or pockmarks. After the holes, trenches and/or pockmarks are formed, a lid may be attached to the package surface in an injection molding process. During the injection molding process, the molten plastic flows into the holes, trenches and/or pockmarks to interconnect with the surface of the semiconductor package. Thus, when the molten plastic hardens, the holes, trenches and/or pockmarks ensure that the lid remains firmly attached to semiconductor package.
    Type: Grant
    Filed: November 9, 2009
    Date of Patent: July 9, 2013
    Assignee: SanDisk Technologies Inc.
    Inventors: Che-Jung Chang, Chin-Tien Chiu, Cheeman Yu, Hem Takiar, Jack Chang Chien, Ning Liu
  • Patent number: 8470644
    Abstract: A method of forming an electronic assembly includes attaching a backside metal layer the bottomside of a semiconductor die. An area of the backside metal layer matches an area of the bottomside of the die. A die pad and leads are encapsulated within the molding material. The leads include an exposed portion that includes a bonding portion. A gap exposes the backside metal layer along a bottom surface of the package. Bond wires couple the pads on the topside of the die to the leads and the bonding portions. Packaged semiconductor device is soldered to a printed circuit board (PCB). The backside metal layer and the bonding portions of the leads are soldered substrate pads on said PCB.
    Type: Grant
    Filed: October 5, 2012
    Date of Patent: June 25, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Frank Yu, Lance C. Wright, Chien Te Feng, Sandra J. Horton
  • Patent number: 8472194
    Abstract: Solid state switching device having a heatsink, a solid state switching element in heat conductive relationship with the heatsink, and an enclosure having ventilation openings adjacent to the heatsink through which air can flow to remove heat from the heatsink. In some disclosed embodiments, the heatsink has fins and ducts aligned with ventilation openings in the enclosure for removing heat by radiation and convection. In others, the heatsink is a generally planar baseplate, with ventilation openings in a side wall of the enclosure next to the baseplate for removing heat from the device. Spacers project laterally from the devices and permit a plurality of the devices to mounted side-by-side with space between the devices through which air can flow.
    Type: Grant
    Filed: May 5, 2010
    Date of Patent: June 25, 2013
    Assignee: Custom Sensors & Technologies, Inc.
    Inventors: Oscar Rivera Hernandez, Oscar Montero Hernandez
  • Patent number: 8472195
    Abstract: An electronic device includes an electronic component mounted on a substrate; a cooling system for cooling the electronic component; and a fastening structure for fastening the cooling system to the substrate. The fastening structure includes a first magnet provided to one of the substrate and the cooling system, a second magnetic material fixed to the other of the substrate and the cooling system and magnetically coupled with the first magnet, and a magnetic shield that covers a part or all of the first magnet except for a coupling face to be coupled with the second magnetic material.
    Type: Grant
    Filed: May 9, 2011
    Date of Patent: June 25, 2013
    Assignee: Fujitsu Limited
    Inventors: Teru Nakanishi, Nobuyuki Hayashi, Masaru Morita, Katsusada Motoyoshi, Yasuhiro Yoneda
  • Patent number: 8441111
    Abstract: A microelectronic package can include a substrate having first and second opposed surfaces and first and second apertures extending between the first and second surfaces, first and second microelectronic elements each having a surface facing the first surface of the substrate, a plurality of terminals exposed at the second surface in a central region thereof, and leads electrically connected between contacts of each microelectronic element and the terminals. The apertures can have first and second parallel axes extending in directions of the lengths of the respective apertures. The central region of the second surface can be disposed between the first and second axes. The terminals can be configured to carry address information usable by circuitry within the microelectronic package to determine an addressable memory location from among all the available addressable memory locations of a memory storage array within the microelectronic elements.
    Type: Grant
    Filed: April 5, 2012
    Date of Patent: May 14, 2013
    Assignee: Invensas Corporation
    Inventors: Richard Dewitt Crisp, Wael Zohni, Belgacem Haba, Frank Lambrecht
  • Patent number: 8441121
    Abstract: A manufacturing method of a package carrier is provided. A first opening communicating an upper surface and a lower surface of a substrate is formed. A heat-conducting element having a top surface and a bottom surface is configured in the first opening and fixed into the first opening via an insulation material. A first insulation layer and a first metal layer are laminated onto the upper surface. A second insulation layer and a second metal layer are laminated onto the lower surface. A second opening and a third opening respectively exposing portions of the top and the bottom surfaces are formed. At least one through via passing through the first metal layer, the first insulation layer, the substrate, the second insulation layer and the second metal layer is formed. A third metal layer covering the first and second metal layers and an inner wall of the through via is formed.
    Type: Grant
    Filed: April 8, 2011
    Date of Patent: May 14, 2013
    Assignee: Subtron Technology Co., Ltd.
    Inventor: Shih-Hao Sun
  • Patent number: 8441796
    Abstract: An electrical power substrate comprises a metallic body at least one surface of the body having a coating generated by plasma electrolytic oxidation (PEO). The coating includes a dense hard layer adjacent the said surface of the metallic body, and a porous outer layer. Electrically conductive elements are attached to the said coating.
    Type: Grant
    Filed: January 16, 2006
    Date of Patent: May 14, 2013
    Assignee: Keronite International Limited
    Inventor: Robert Morse
  • Patent number: 8421217
    Abstract: A system and method system for achieving mechanical and thermal stability in a multi-chip package. The system utilizes a lid and multiple thermal interface materials. The method includes utilizing a lid on a multi-chip package and utilizing multiple thermal interface materials on the multi-chip package.
    Type: Grant
    Filed: March 14, 2012
    Date of Patent: April 16, 2013
    Assignee: International Business Machines Corporation
    Inventors: Jon A. Casey, John S. Corbin, Jr., David Danovitch, Isabelle Depatie, Virendra R. Jadhav, Roger A. Liptak, Kenneth C. Marston, Jennifer V. Muncy, Sylvain Ouimet, Eric Salvas
  • Patent number: 8422243
    Abstract: An integrated circuit package system that includes: providing an electrical interconnect system including a support structure and a lead-finger system; processing a top edge of the support structure along an outermost periphery thereof, to include a recess for preventing mold bleed, the recess surrounded by the lead finger system; and encapsulating the recess and the electrical interconnect system with an encapsulation material to interlock the encapsulation material.
    Type: Grant
    Filed: December 13, 2006
    Date of Patent: April 16, 2013
    Assignee: Stats Chippac Ltd.
    Inventors: Seng Guan Chow, Antonio B. Dimaano, Jr.
  • Patent number: 8421218
    Abstract: A structure for attaching a heat sink to an integrated circuit chip includes a servo control system and at least one voice coil motor for actuating the heat sink.
    Type: Grant
    Filed: January 3, 2011
    Date of Patent: April 16, 2013
    Assignee: International Business Machines Corporation
    Inventor: Timothy J Chainer
  • Patent number: 8415207
    Abstract: A module includes a substrate including a first copper surface and a semiconductor chip. The module includes a first sintered joint bonding the semiconductor chip directly to the first copper surface.
    Type: Grant
    Filed: August 22, 2012
    Date of Patent: April 9, 2013
    Assignee: Infineon Technologies AG
    Inventors: Karsten Guth, Ivan Nikitin
  • Patent number: 8415786
    Abstract: A semiconductor package system is provided including: a semiconductor chip; a substrate having a substrate opening and a vertical build-up wing, the substrate having the semiconductor chip mounted thereon with the vertical build-up wing circumscribed by vertical planes of a perimeter of, and spaced apart from, the semiconductor chip; a first heat slug attached above the substrate at a first horizontal plane and to a first surface of the semiconductor chip, the semiconductor chip at least partially encapsulated by the first heat slug; and a second heat slug attached to the substrate at a second horizontal plane above the first horizontal plane and to a second surface of the semiconductor chip through the substrate opening.
    Type: Grant
    Filed: April 3, 2012
    Date of Patent: April 9, 2013
    Assignee: STATS ChipPac Ltd.
    Inventors: You Yang Ong, Zurina binti Zukiffly, Saat Shukri bin Embong
  • Patent number: 8411444
    Abstract: Techniques provide improved thermal interface material application in an assembly associated with an integrated circuit package. For example, an apparatus comprises an integrated circuit module, a printed circuit board, and a heat transfer device. The integrated circuit module is mounted on a first surface of the printed circuit board. The printed circuit board has at least one thermal interface material application via formed therein in alignment with the integrated circuit module. The heat transfer device is mounted on a second surface of the printed circuit board and is thermally coupled to the integrated circuit module. The second surface of the printed circuit board is opposite to the first surface of the printed circuit board.
    Type: Grant
    Filed: September 15, 2010
    Date of Patent: April 2, 2013
    Assignee: International Business Machines Corporation
    Inventors: Michael Anthony Gaynes, Dong Gun Kam, Duixian Liu, Scott Kevin Reynolds
  • Patent number: 8405203
    Abstract: To reduce the thermal stresses that may be caused by a difference in thermal expansion coefficients between a molded casing and an active side of a semiconductor device embedded in the molded casing, and thus reduce the number of corresponding failures caused by the thermal stresses, the active side of the semiconductor device is arranged face-down, towards a substrate supporting the semiconductor device. The semiconductor device includes a through via that electrically connects the active side of the semiconductor device to a passive side of the semiconductor device. A wire bond electrically connects the passive side of the semiconductor device to the substrate. To increase the dissipation of heat generated in the semiconductor device, a thermally conductive slug may be disposed in the substrate, and the active side of the semiconductor device may be attached to the thermally conductive slug.
    Type: Grant
    Filed: September 10, 2010
    Date of Patent: March 26, 2013
    Assignee: Cisco Technology, Inc.
    Inventors: Andrew V. Kearney, Peng Su
  • Patent number: 8399984
    Abstract: A semiconductor package comprises a semiconductor chip, through electrodes and cooling parts. The semiconductor chip has bonding pads on an upper surface thereof. The through-electrodes are formed in the semiconductor chip. The cooling parts are formed in the semiconductor chip and on the upper surface of the semiconductor chip in order to dissipate heat.
    Type: Grant
    Filed: December 17, 2009
    Date of Patent: March 19, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Seong Cheol Kim
  • Patent number: 8390013
    Abstract: A semiconductor package structure includes a dielectric layer, a patterned metal layer, a carrier, a metal layer and a semiconductor die. The dielectric layer has a first surface, a second surface and an opening. The patterned metal layer is disposed on the first surface. The carrier is disposed at the second surface and has a third surface, a fourth surface and at least a through hole. A portion of the third surface and the through hole are exposed by the opening. The metal layer is disposed on the fourth surface and has a containing cavity and at least a heat conductive post extending from the fourth surface and disposed in the through hole. An end of the heat conductive post protrudes away from the third surface, and the containing cavity is located on the end of the heat conductive post. The semiconductor die is located in the containing cavity.
    Type: Grant
    Filed: October 29, 2010
    Date of Patent: March 5, 2013
    Assignee: Subtron Technology Co., Ltd.
    Inventors: Tzyy-Jang Tseng, Chin-Sheng Wang, Chih-Hong Chuang