Epitaxial Deposition Of Group Iv Element, E.g., Si, Ge (epo) Patents (Class 257/E21.092)
  • Publication number: 20070292987
    Abstract: A method of fabricating a strained thin film semiconductor layer having less dislocation and less defects than conventional methods, or no dislocation and no defects by controlling a stress distribution in a semiconductor substrate is provided. The method includes forming a trench in a semiconductor substrate, and epitaxially growing a first hetero thin film inside the trench, the first hetero thin film having a lattice constant different from that of the semiconductor substrate, thereby forming a stressor thereinside. Then, a second hetero thin film is made to be epitaxially grown on the semiconductor substrate having the stressor formed therein, in which the second hetero thin film, thereby forming a strained thin film semiconductor layer by a stress field of the stressor.
    Type: Application
    Filed: March 22, 2005
    Publication date: December 20, 2007
    Inventors: Eui-Joon Yoon, Suk-Won Hong, Hyun-Ho Shin
  • Publication number: 20070275516
    Abstract: SiH3CH3 having the concentration of 1 to 10% is diluted with H2 and a portion of the diluted SiH3CH3, GeH4 and SiH4 (or DCS) are respectively supplied to a chamber of an epitaxial device at predetermined flow rates, and SiGe:C is formed by an epitaxial growth technique. By diluting the SiH3CH3, the concentration of oxygen-based impurity contained in the SiH3CH3 is reduced and hence, the oxygen-based impurity which is supplied to a chamber are reduced whereby the concentration of oxygen-based impurity contained in the SiGe:C formed in a film is reduced.
    Type: Application
    Filed: January 17, 2005
    Publication date: November 29, 2007
    Inventors: Satoshi Eguchi, Akira Kanai, Isao Miyashita, Seigo Nagashima
  • Patent number: 7288430
    Abstract: An efficient method of fabricating a high-quality heteroepitaxial microstructure having a smooth surface. The method includes detaching a layer from a base structure to provide a carrier substrate having a detached surface, and then forming a heteroepitaxial microstructure on the detached surface of the carrier substrate by depositing an epitaxial layer on the detached surface of a carrier substrate. Also included is a heteroepitaxial microstructure fabricated from such method.
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: October 30, 2007
    Assignee: S.O.I.Tec Silicon on Insulator Technolgoies
    Inventors: Bruce Faure, Fabrice Letertre, Bruno Ghyselen
  • Patent number: 7279369
    Abstract: A method of forming a germanium-on-insulator (GOI). An epitaxial germanium layer is formed on top of a first substrate. A first dielectric film is formed on top of the epitaxial germanium layer. A second substrate is provided. The first substrate is bonded to the second substrate by bonding the first dielectric film to the second substrate. The bonding resulted in a bonded wafer pair. The first substrate is removed after the bonding to expose epitaxial germanium layer to form the GOI substrate.
    Type: Grant
    Filed: August 21, 2003
    Date of Patent: October 9, 2007
    Assignee: Intel Corporation
    Inventors: Ryan Lei, Mohamad A. Shaheen
  • Patent number: 7273818
    Abstract: In a film-formation method for a semiconductor process, a silicon germanium film is formed on a target substrate by CVD in a process field within a reaction container. Then, a silicon coating film is formed to cover the silicon germanium film by CVD in the process field, while increasing temperature of the process field from the first temperature to a second temperature. Then, a silicon film is formed on the coating film by CVD in the process field.
    Type: Grant
    Filed: October 18, 2004
    Date of Patent: September 25, 2007
    Assignee: Tokyo Electron Limited
    Inventors: Masaki Kurokawa, Norifumi Kimura, Takehiko Fujita, Yoshikazu Furusawa, Katsuhiko Komori, Kazuhide Hasebe
  • Patent number: 7268027
    Abstract: Disclosed is a method of manufacturing a photoreceiver, including sequentially laminating a buffer layer, a channel layer, a barrier layer, and a cap layer on a substrate; forming a mesa for HEMT and MSM PD by removing the buffer layer, the channel layer, the barrier layer, and the cap layer with the exception of a region corresponding to HEMT and MSM PD; forming a source electrode and a drain electrode of HEMT; removing the cap layer from a region corresponding to a gate electrode of HEMT and a Schottky electrode of MSM PD; forming the gate electrode of HEMT and the Schottky electrode of HEMT on the cap layer-removed region; and removing the cap layer, the barrier layer and the channel layer from a region corresponding to an optical waveguide, to expose the optical waveguide.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: September 11, 2007
    Assignee: Korea Advanced Institute of Science and Technology
    Inventors: Young Se Kwon, Jung Ho Cha
  • Patent number: 7247896
    Abstract: A semiconductor device having a field effect transistor and a method of forming the same are provided. The semiconductor device preferably includes a device active pattern disposed on a predetermined region of the substrate. The gate electrode preferably crosses over the device active pattern, interposed by a gate insulation layer. A support pattern is preferably interposed between the device active pattern and the substrate. The support pattern can be disposed under the gate electrode. A filling insulation pattern is preferably disposed between the device active pattern and the filling insulation pattern. The filling insulation pattern may be disposed under the source/drain region. A device active pattern under the gate electrode is preferably formed of a strained silicon having a lattice width wider than a silicon lattice.
    Type: Grant
    Filed: March 24, 2005
    Date of Patent: July 24, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang-Woo Oh, Dong-Gun Park, Dong-Won Kim, Jeong-Dong Choe
  • Patent number: 7244654
    Abstract: A method (100) of forming a transistor includes forming a gate structure (106, 108) over a semiconductor body and forming recesses (112) substantially aligned to the gate structure in the semiconductor body. Silicon germanium is then epitaxially grown (114) in the recesses, followed by forming sidewall spacers (118) over lateral edges of the gate structure. The method continues by implanting source and drain regions in the semiconductor body (120) after forming the sidewall spacers. The silicon germanium formed in the recesses resides close to the transistor channel and serves to provide a compressive stress to the channel, thereby facilitating improved carrier mobility in PMOS type transistor devices.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: July 17, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Pr Chidambaram, Douglas T. Grider, Brian A. Smith, Haowen Bu, Lindsey Hall
  • Patent number: 7208362
    Abstract: A method (100) of forming a transistor includes forming a gate structure (106, 108) over a semiconductor body and forming recesses (112) substantially aligned to the gate structure in the semiconductor body. Carbon-doped silicon is then epitaxially grown (114) in the recesses, followed by forming sidewall spacers (118) over lateral edges of the gate structure. The method continues by implanting source and drain regions in the semiconductor body (120) after forming the sidewall spacers. The carbon-doped silicon formed in the recesses resides close to the transistor channel and serves to provide a tensile stress to the channel, thereby facilitating improved carrier mobility in NMOS type transistor devices.
    Type: Grant
    Filed: June 25, 2004
    Date of Patent: April 24, 2007
    Assignee: Texas Instruments Incorporated
    Inventor: PR Chidambaram
  • Patent number: 7202121
    Abstract: Oxidation methods, which avoid consuming undesirably large amounts of surface material in Si/SiGe heterostructure-based wafers, replace various intermediate CMOS thermal oxidation steps. First, by using oxide deposition methods, arbitrarily thick oxides may be formed with little or no consumption of surface silicon. These oxides, such as screening oxide and pad oxide, are formed by deposition onto, rather than reaction with and consumption of the surface layer. Alternatively, oxide deposition is preceded by a thermal oxidation step of short duration, e.g., rapid thermal oxidation. Here, the short thermal oxidation consumes little surface Si, and the Si/oxide interface is of high quality. The oxide may then be thickened to a desired final thickness by deposition. Furthermore, the thin thermal oxide may act as a barrier layer to prevent contamination associated with subsequent oxide deposition.
    Type: Grant
    Filed: March 9, 2006
    Date of Patent: April 10, 2007
    Assignee: AmberWave Systems Corporation
    Inventors: Matthew T. Currie, Anthony J. Lochtefeld
  • Patent number: 7199011
    Abstract: The present invention pertains to formation of a transistor in a manner that mitigates overlap capacitances, thereby facilitating, among other things, enhanced switching speeds. More particularly, a gate stack of the transistor is formed to include an optional layer of poly-SiGe and a layer of poly-Si, where at least one or the layers comprises carbon. The stack may also include a polysilicon seed layer that can also comprise carbon. The carbon changes the components of sidewall passivation materials and affects etch rates during an etching process, thereby facilitating isotropic etching. The changed passivation materials coupled with an enhanced sensitivity of the poly-SiGe and carbon-doped poly-SiGe layer to an etchant utilized in the etching process causes the stack to have a notched appearance.
    Type: Grant
    Filed: July 16, 2003
    Date of Patent: April 3, 2007
    Assignee: Texas Instruments Incorporated
    Inventors: Majid Movahed Mansoori, Alwin Tsao, Antonio Luis Pacheco Rotondaro, Brian Ashley Smith
  • Patent number: 7183168
    Abstract: A method of manufacturing a semiconductor device includes implanting germanium ions into a selected portion of a semiconductor region containing at least silicon, forming P-type and N-type diffusion layers in the semiconductor region, and forming a suicide film which extends from the N type diffusion layer over to the boundary region and the P-type diffusion layer. A boundary region between the P-type and N-type diffusion layers is formed in the selected portion.
    Type: Grant
    Filed: December 2, 2004
    Date of Patent: February 27, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Satoshi Matsuda, Kazuya Ohuchi
  • Publication number: 20070042538
    Abstract: Oxidation methods, which avoid consuming undesirably large amounts of surface material in Si/SiGe heterostructure-based wafers, replace various intermediate CMOS thermal oxidation steps. First, by using oxide deposition methods, arbitrarily thick oxides may be formed with little or no consumption of surface silicon. These oxides, such as screening oxide and pad oxide, are formed by deposition onto, rather than reaction with and consumption of the surface layer. Alternatively, oxide deposition is preceded by a thermal oxidation step of short duration, e.g., rapid thermal oxidation. Here, the short thermal oxidation consumes little surface Si, and the Si/oxide interface is of high quality. The oxide may then be thickened to a desired final thickness by deposition. Furthermore, the thin thermal oxide may act as a barrier layer to prevent contamination associated with subsequent oxide deposition.
    Type: Application
    Filed: March 9, 2006
    Publication date: February 22, 2007
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld
  • Patent number: 7119032
    Abstract: This invention relates to apparatus and a method to protect the internal components of semiconductor processing equipment such as a plasma reactor or a reactive species generator against physical and/or chemical damages during etching and/or cleaning processes. Layered superlattice materials having three or more metal elements such as strontium bismuth tantalate (SBT) are used to form a protective barrier on the surfaces of the internal components of a reaction chamber.
    Type: Grant
    Filed: August 23, 2004
    Date of Patent: October 10, 2006
    Assignee: Air Products and Chemicals, Inc.
    Inventors: Bing Ji, Stephen Andrew Motika, Dingjun Wu, Eugene Joseph Karwacki, Jr., David Allen Roberts