Combination Of Depletion And Enhancement Field-effect Transistors (epo) Patents (Class 257/E27.061)
  • Publication number: 20080227248
    Abstract: A CMOS image sensor and a manufacturing method are disclosed. The gates of the transistors are formed in the active region of the unit pixel, and a diffusion region for the photo diode is defined by an ion implantation of impurities to the semiconductor substrate. The patterns of the photoresist that are the masking layer against ion implantation are formed on the semiconductor substrate in such a manner that they have the boundary portion of the isolation layer so as not to make the boundary of the defined photo diode contact with the boundary of the isolation layer. Damages by an ion implantation of impurities at the boundary portion between the diffusion region for the photo diode and the isolation layer are prevented, which reduces dark current of the COMS image sensor.
    Type: Application
    Filed: April 18, 2008
    Publication date: September 18, 2008
    Applicant: DONGBU ELECTRONICS CO., LTD.
    Inventor: Chang Hun Han
  • Patent number: 7227231
    Abstract: A semiconductor integrated circuit device has a first MOS transistor and a second MOS transistor. The first MOS transistor has a first source, a first gate electrode, and a first wiring metal connected to the first source and overlapping the first gate electrode. The second MOS transistor has a second source, a second gate electrode, and a second wiring metal connected to the second source. The first wiring metal of the first MOS transistor and the second wiring metal are positioned so that they do not overlap the second gate electrode.
    Type: Grant
    Filed: February 25, 2005
    Date of Patent: June 5, 2007
    Assignee: Seiko Instruments Inc.
    Inventor: Jun Osanai
  • Patent number: 7087967
    Abstract: An LSI device includes a core region to which a first driving voltage is applied and an interface region to which a second driving voltage higher than the above first driving voltage is applied. The LSI device includes an SOI substrate and a device separation region for separating a SOI layer of the SOI substrate into the core region and the interface region. The thickness of the SOI layer of the core region is thinner than the thickness of the SOI layer of the interface region. The LSI device further includes first MOSFETs formed in the core region and in which the SOI layer of the core region is a fully depleted Si channel and second MOSFETs formed in the interface region and in which the SOI layer of the interface region is a fully depleted Si channel.
    Type: Grant
    Filed: August 27, 2003
    Date of Patent: August 8, 2006
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Toru Mori, Masao Okihara, Shinobu Takehiro